blob: 09cb773fe9cf7712d63e451826641de5d579ca70 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleminge52ffb82008-10-30 16:47:16 -05002/*
Jerry Huanged413672011-01-06 23:42:19 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Yangbo Lu4cc119b2019-05-23 11:05:46 +08004 * Copyright 2019 NXP Semiconductors
Andy Fleminge52ffb82008-10-30 16:47:16 -05005 * Andy Fleming
6 *
7 * Based vaguely on the pxa mmc code:
8 * (C) Copyright 2003
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
Andy Fleminge52ffb82008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Jaehoon Chung7825d202016-07-19 16:33:36 +090015#include <errno.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040016#include <hwconfig.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050017#include <mmc.h>
18#include <part.h>
19#include <malloc.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050020#include <fsl_esdhc.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040021#include <fdt_support.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050022#include <asm/io.h>
Peng Fana4d36f72016-03-25 14:16:56 +080023#include <dm.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050024
Andy Fleminge52ffb82008-10-30 16:47:16 -050025DECLARE_GLOBAL_DATA_PTR;
26
27struct fsl_esdhc {
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080028 uint dsaddr; /* SDMA system address register */
29 uint blkattr; /* Block attributes register */
30 uint cmdarg; /* Command argument register */
31 uint xfertyp; /* Transfer type register */
32 uint cmdrsp0; /* Command response 0 register */
33 uint cmdrsp1; /* Command response 1 register */
34 uint cmdrsp2; /* Command response 2 register */
35 uint cmdrsp3; /* Command response 3 register */
36 uint datport; /* Buffer data port register */
37 uint prsstat; /* Present state register */
38 uint proctl; /* Protocol control register */
39 uint sysctl; /* System Control Register */
40 uint irqstat; /* Interrupt status register */
41 uint irqstaten; /* Interrupt status enable register */
42 uint irqsigen; /* Interrupt signal enable register */
43 uint autoc12err; /* Auto CMD error status register */
44 uint hostcapblt; /* Host controller capabilities register */
45 uint wml; /* Watermark level register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080046 char reserved1[8]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080047 uint fevt; /* Force event register */
48 uint admaes; /* ADMA error status register */
49 uint adsaddr; /* ADMA system address register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080050 char reserved2[160];
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080051 uint hostver; /* Host controller version register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080052 char reserved3[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080053 uint dmaerraddr; /* DMA error address register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080054 char reserved4[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080055 uint dmaerrattr; /* DMA error attribute register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080056 char reserved5[4]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080057 uint hostcapblt2; /* Host controller capabilities register 2 */
Yangbo Lu62b56b32019-06-21 11:42:29 +080058 char reserved6[756]; /* reserved */
59 uint esdhcctl; /* eSDHC control register */
Andy Fleminge52ffb82008-10-30 16:47:16 -050060};
61
Simon Glassfa02ca52017-07-29 11:35:21 -060062struct fsl_esdhc_plat {
63 struct mmc_config cfg;
64 struct mmc mmc;
65};
66
Peng Fana4d36f72016-03-25 14:16:56 +080067/**
68 * struct fsl_esdhc_priv
69 *
70 * @esdhc_regs: registers of the sdhc controller
71 * @sdhc_clk: Current clk of the sdhc controller
72 * @bus_width: bus width, 1bit, 4bit or 8bit
73 * @cfg: mmc config
74 * @mmc: mmc
75 * Following is used when Driver Model is enabled for MMC
76 * @dev: pointer for the device
Peng Fana4d36f72016-03-25 14:16:56 +080077 * @cd_gpio: gpio for card detection
Peng Fan01eb1c42016-06-15 10:53:02 +080078 * @wp_gpio: gpio for write protection
Peng Fana4d36f72016-03-25 14:16:56 +080079 */
80struct fsl_esdhc_priv {
81 struct fsl_esdhc *esdhc_regs;
82 unsigned int sdhc_clk;
Peng Fanc4142702018-01-21 19:00:24 +080083 unsigned int clock;
Yangbo Lu77f26322019-10-21 18:09:07 +080084#if !CONFIG_IS_ENABLED(DM_MMC)
Peng Fana4d36f72016-03-25 14:16:56 +080085 struct mmc *mmc;
Simon Glass407025d2017-07-29 11:35:24 -060086#endif
Peng Fana4d36f72016-03-25 14:16:56 +080087 struct udevice *dev;
Peng Fana4d36f72016-03-25 14:16:56 +080088};
89
Andy Fleminge52ffb82008-10-30 16:47:16 -050090/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipsf9e0b602012-10-29 13:34:44 +000091static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -050092{
93 uint xfertyp = 0;
94
95 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +053096 xfertyp |= XFERTYP_DPSEL;
97#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
98 xfertyp |= XFERTYP_DMAEN;
99#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500100 if (data->blocks > 1) {
101 xfertyp |= XFERTYP_MSBSEL;
102 xfertyp |= XFERTYP_BCEN;
Jerry Huanged413672011-01-06 23:42:19 -0600103#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
104 xfertyp |= XFERTYP_AC12EN;
105#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500106 }
107
108 if (data->flags & MMC_DATA_READ)
109 xfertyp |= XFERTYP_DTDSEL;
110 }
111
112 if (cmd->resp_type & MMC_RSP_CRC)
113 xfertyp |= XFERTYP_CCCEN;
114 if (cmd->resp_type & MMC_RSP_OPCODE)
115 xfertyp |= XFERTYP_CICEN;
116 if (cmd->resp_type & MMC_RSP_136)
117 xfertyp |= XFERTYP_RSPTYP_136;
118 else if (cmd->resp_type & MMC_RSP_BUSY)
119 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
120 else if (cmd->resp_type & MMC_RSP_PRESENT)
121 xfertyp |= XFERTYP_RSPTYP_48;
122
Jason Liubef0ff02011-03-22 01:32:31 +0000123 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
124 xfertyp |= XFERTYP_CMDTYP_ABORT;
Yangbo Lub73a3d62016-01-21 17:33:19 +0800125
Andy Fleminge52ffb82008-10-30 16:47:16 -0500126 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
127}
128
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530129#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
130/*
131 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
132 */
Simon Glass1d177d42017-07-29 11:35:17 -0600133static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
134 struct mmc_data *data)
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530135{
Peng Fana4d36f72016-03-25 14:16:56 +0800136 struct fsl_esdhc *regs = priv->esdhc_regs;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530137 uint blocks;
138 char *buffer;
139 uint databuf;
140 uint size;
141 uint irqstat;
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100142 ulong start;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530143
144 if (data->flags & MMC_DATA_READ) {
145 blocks = data->blocks;
146 buffer = data->dest;
147 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100148 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530149 size = data->blocksize;
150 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100151 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
152 if (get_timer(start) > PIO_TIMEOUT) {
153 printf("\nData Read Failed in PIO Mode.");
154 return;
155 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530156 }
157 while (size && (!(irqstat & IRQSTAT_TC))) {
158 udelay(100); /* Wait before last byte transfer complete */
159 irqstat = esdhc_read32(&regs->irqstat);
160 databuf = in_le32(&regs->datport);
161 *((uint *)buffer) = databuf;
162 buffer += 4;
163 size -= 4;
164 }
165 blocks--;
166 }
167 } else {
168 blocks = data->blocks;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200169 buffer = (char *)data->src;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530170 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100171 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530172 size = data->blocksize;
173 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100174 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
175 if (get_timer(start) > PIO_TIMEOUT) {
176 printf("\nData Write Failed in PIO Mode.");
177 return;
178 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530179 }
180 while (size && (!(irqstat & IRQSTAT_TC))) {
181 udelay(100); /* Wait before last byte transfer complete */
182 databuf = *((uint *)buffer);
183 buffer += 4;
184 size -= 4;
185 irqstat = esdhc_read32(&regs->irqstat);
186 out_le32(&regs->datport, databuf);
187 }
188 blocks--;
189 }
190 }
191}
192#endif
193
Simon Glass1d177d42017-07-29 11:35:17 -0600194static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
195 struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500196{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500197 int timeout;
Peng Fana4d36f72016-03-25 14:16:56 +0800198 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu62b56b32019-06-21 11:42:29 +0800199#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700200 dma_addr_t addr;
201#endif
Wolfgang Denka40545c2010-05-09 23:52:59 +0200202 uint wml_value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500203
204 wml_value = data->blocksize/4;
205
206 if (data->flags & MMC_DATA_READ) {
Priyanka Jain02449632011-02-09 09:24:10 +0530207 if (wml_value > WML_RD_WML_MAX)
208 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500209
Roy Zange5853af2010-02-09 18:23:33 +0800210 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Ye.Li33a56b12014-02-20 18:00:57 +0800211#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Lu62b56b32019-06-21 11:42:29 +0800212#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700213 addr = virt_to_phys((void *)(data->dest));
214 if (upper_32_bits(addr))
215 printf("Error found for upper 32 bits\n");
216 else
217 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
218#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100219 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Ye.Li33a56b12014-02-20 18:00:57 +0800220#endif
Yangbo Lud0e295d2015-03-20 19:28:31 -0700221#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500222 } else {
Ye.Li33a56b12014-02-20 18:00:57 +0800223#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eric Nelson30e9cad2012-04-25 14:28:48 +0000224 flush_dcache_range((ulong)data->src,
225 (ulong)data->src+data->blocks
226 *data->blocksize);
Ye.Li33a56b12014-02-20 18:00:57 +0800227#endif
Priyanka Jain02449632011-02-09 09:24:10 +0530228 if (wml_value > WML_WR_WML_MAX)
229 wml_value = WML_WR_WML_MAX_VAL;
Yangbo Luf3bcc832019-10-31 18:54:25 +0800230
231 if (!(esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL)) {
232 printf("Can not write to locked SD card.\n");
233 return -EINVAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500234 }
Roy Zange5853af2010-02-09 18:23:33 +0800235
236 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
237 wml_value << 16);
Ye.Li33a56b12014-02-20 18:00:57 +0800238#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Lu62b56b32019-06-21 11:42:29 +0800239#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700240 addr = virt_to_phys((void *)(data->src));
241 if (upper_32_bits(addr))
242 printf("Error found for upper 32 bits\n");
243 else
244 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
245#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100246 esdhc_write32(&regs->dsaddr, (u32)data->src);
Ye.Li33a56b12014-02-20 18:00:57 +0800247#endif
Yangbo Lud0e295d2015-03-20 19:28:31 -0700248#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500249 }
250
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100251 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500252
253 /* Calculate the timeout period for data transactions */
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530254 /*
255 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
256 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
257 * So, Number of SD Clock cycles for 0.25sec should be minimum
258 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500259 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530260 * As 1) >= 2)
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500261 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530262 * Taking log2 both the sides
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500263 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530264 * Rounding up to next power of 2
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500265 * => timeout + 13 = log2(mmc->clock/4) + 1
266 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800267 *
268 * However, the MMC spec "It is strongly recommended for hosts to
269 * implement more than 500ms timeout value even if the card
270 * indicates the 250ms maximum busy length." Even the previous
271 * value of 300ms is known to be insufficient for some cards.
272 * So, we use
273 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530274 */
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800275 timeout = fls(mmc->clock/2);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500276 timeout -= 13;
277
278 if (timeout > 14)
279 timeout = 14;
280
281 if (timeout < 0)
282 timeout = 0;
283
Kumar Gala9a878d52011-01-29 15:36:10 -0600284#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
285 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
286 timeout++;
287#endif
288
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800289#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
290 timeout = 0xE;
291#endif
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100292 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500293
294 return 0;
295}
296
Eric Nelson30e9cad2012-04-25 14:28:48 +0000297static void check_and_invalidate_dcache_range
298 (struct mmc_cmd *cmd,
299 struct mmc_data *data) {
Yangbo Lud0e295d2015-03-20 19:28:31 -0700300 unsigned start = 0;
Yangbo Lue7702c62016-05-12 19:12:58 +0800301 unsigned end = 0;
Eric Nelson30e9cad2012-04-25 14:28:48 +0000302 unsigned size = roundup(ARCH_DMA_MINALIGN,
303 data->blocks*data->blocksize);
Yangbo Lu62b56b32019-06-21 11:42:29 +0800304#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lud0e295d2015-03-20 19:28:31 -0700305 dma_addr_t addr;
306
307 addr = virt_to_phys((void *)(data->dest));
308 if (upper_32_bits(addr))
309 printf("Error found for upper 32 bits\n");
310 else
311 start = lower_32_bits(addr);
Yangbo Lue7702c62016-05-12 19:12:58 +0800312#else
313 start = (unsigned)data->dest;
Yangbo Lud0e295d2015-03-20 19:28:31 -0700314#endif
Yangbo Lue7702c62016-05-12 19:12:58 +0800315 end = start + size;
Eric Nelson30e9cad2012-04-25 14:28:48 +0000316 invalidate_dcache_range(start, end);
317}
Angelo Dureghello520a6692019-01-19 10:40:38 +0100318
Andy Fleminge52ffb82008-10-30 16:47:16 -0500319/*
320 * Sends a command out on the bus. Takes the mmc pointer,
321 * a command pointer, and an optional data pointer.
322 */
Simon Glass6aa55dc2017-07-29 11:35:18 -0600323static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
324 struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500325{
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500326 int err = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500327 uint xfertyp;
328 uint irqstat;
Peng Fanc4142702018-01-21 19:00:24 +0800329 u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
Peng Fana4d36f72016-03-25 14:16:56 +0800330 struct fsl_esdhc *regs = priv->esdhc_regs;
Fabio Estevam7300ef52018-11-19 10:31:53 -0200331 unsigned long start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500332
Jerry Huanged413672011-01-06 23:42:19 -0600333#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
334 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
335 return 0;
336#endif
337
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100338 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500339
340 sync();
341
342 /* Wait for the bus to be idle */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100343 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
344 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
345 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500346
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100347 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
348 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500349
350 /* Wait at least 8 SD clock cycles before the next command */
351 /*
352 * Note: This is way more than 8 cycles, but 1ms seems to
353 * resolve timing issues with some cards
354 */
355 udelay(1000);
356
357 /* Set up for a data transfer if we have one */
358 if (data) {
Simon Glass1d177d42017-07-29 11:35:17 -0600359 err = esdhc_setup_data(priv, mmc, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500360 if(err)
361 return err;
Peng Fan9cb5e992015-06-25 10:32:26 +0800362
363 if (data->flags & MMC_DATA_READ)
364 check_and_invalidate_dcache_range(cmd, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500365 }
366
367 /* Figure out the transfer arguments */
368 xfertyp = esdhc_xfertyp(cmd, data);
369
Andrew Gabbasov4816b7a2013-06-11 10:34:22 -0500370 /* Mask all irqs */
371 esdhc_write32(&regs->irqsigen, 0);
372
Andy Fleminge52ffb82008-10-30 16:47:16 -0500373 /* Send the command */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100374 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
375 esdhc_write32(&regs->xfertyp, xfertyp);
Dirk Behmed8552d62012-03-26 03:13:05 +0000376
Andy Fleminge52ffb82008-10-30 16:47:16 -0500377 /* Wait for the command to complete */
Fabio Estevam7300ef52018-11-19 10:31:53 -0200378 start = get_timer(0);
379 while (!(esdhc_read32(&regs->irqstat) & flags)) {
380 if (get_timer(start) > 1000) {
381 err = -ETIMEDOUT;
382 goto out;
383 }
384 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500385
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100386 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500387
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500388 if (irqstat & CMD_ERR) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900389 err = -ECOMM;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500390 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000391 }
392
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500393 if (irqstat & IRQSTAT_CTOE) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900394 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500395 goto out;
396 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500397
Dirk Behmed8552d62012-03-26 03:13:05 +0000398 /* Workaround for ESDHC errata ENGcm03648 */
399 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800400 int timeout = 6000;
Dirk Behmed8552d62012-03-26 03:13:05 +0000401
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800402 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behmed8552d62012-03-26 03:13:05 +0000403 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
404 PRSSTAT_DAT0)) {
405 udelay(100);
406 timeout--;
407 }
408
409 if (timeout <= 0) {
410 printf("Timeout waiting for DAT0 to go high!\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900411 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500412 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000413 }
414 }
415
Andy Fleminge52ffb82008-10-30 16:47:16 -0500416 /* Copy the response to the response buffer */
417 if (cmd->resp_type & MMC_RSP_136) {
418 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
419
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100420 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
421 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
422 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
423 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincentb6eed942009-04-05 13:30:56 +0530424 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
425 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
426 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
427 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500428 } else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100429 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500430
431 /* Wait until all of the blocks are transferred */
432 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530433#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
Simon Glass1d177d42017-07-29 11:35:17 -0600434 esdhc_pio_read_write(priv, data);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530435#else
Andy Fleminge52ffb82008-10-30 16:47:16 -0500436 do {
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100437 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500438
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500439 if (irqstat & IRQSTAT_DTOE) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900440 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500441 goto out;
442 }
Frans Meulenbroeks010ba982010-07-31 04:45:18 +0000443
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500444 if (irqstat & DATA_ERR) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900445 err = -ECOMM;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500446 goto out;
447 }
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800448 } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
Ye.Li33a56b12014-02-20 18:00:57 +0800449
Peng Fan9cb5e992015-06-25 10:32:26 +0800450 /*
451 * Need invalidate the dcache here again to avoid any
452 * cache-fill during the DMA operations such as the
453 * speculative pre-fetching etc.
454 */
Angelo Dureghello520a6692019-01-19 10:40:38 +0100455 if (data->flags & MMC_DATA_READ) {
Eric Nelson70e68692013-04-03 12:31:56 +0000456 check_and_invalidate_dcache_range(cmd, data);
Angelo Dureghello520a6692019-01-19 10:40:38 +0100457 }
Ye.Li33a56b12014-02-20 18:00:57 +0800458#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500459 }
460
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500461out:
462 /* Reset CMD and DATA portions on error */
463 if (err) {
464 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
465 SYSCTL_RSTC);
466 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
467 ;
468
469 if (data) {
470 esdhc_write32(&regs->sysctl,
471 esdhc_read32(&regs->sysctl) |
472 SYSCTL_RSTD);
473 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
474 ;
475 }
476 }
477
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100478 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500479
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500480 return err;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500481}
482
Simon Glass1d177d42017-07-29 11:35:17 -0600483static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500484{
Benoît Thébaudeau22464e02018-01-16 22:44:18 +0100485 struct fsl_esdhc *regs = priv->esdhc_regs;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200486 int div = 1;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200487 int pre_div = 2;
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800488 unsigned int sdhc_clk = priv->sdhc_clk;
489 u32 time_out;
490 u32 value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500491 uint clk;
492
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200493 if (clock < mmc->cfg->f_min)
494 clock = mmc->cfg->f_min;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100495
Yangbo Lu4ee9b862019-10-21 18:09:09 +0800496 while (sdhc_clk / (16 * pre_div) > clock && pre_div < 256)
Lukasz Majewski2a521832019-05-07 17:47:28 +0200497 pre_div *= 2;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500498
Yangbo Lu4ee9b862019-10-21 18:09:09 +0800499 while (sdhc_clk / (div * pre_div) > clock && div < 16)
Lukasz Majewski2a521832019-05-07 17:47:28 +0200500 div++;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500501
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200502 pre_div >>= 1;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500503 div -= 1;
504
505 clk = (pre_div << 8) | (div << 4);
506
Kumar Gala09876a32010-03-18 15:51:05 -0500507 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100508
509 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500510
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800511 time_out = 20;
512 value = PRSSTAT_SDSTB;
513 while (!(esdhc_read32(&regs->prsstat) & value)) {
514 if (time_out == 0) {
515 printf("fsl_esdhc: Internal clock never stabilised.\n");
516 break;
517 }
518 time_out--;
519 mdelay(1);
520 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500521
Eric Nelsonc8e615c2015-12-04 12:32:48 -0700522 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500523}
524
Yangbo Lu163beec2015-04-22 13:57:40 +0800525#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
Simon Glass1d177d42017-07-29 11:35:17 -0600526static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
Yangbo Lu163beec2015-04-22 13:57:40 +0800527{
Peng Fana4d36f72016-03-25 14:16:56 +0800528 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu163beec2015-04-22 13:57:40 +0800529 u32 value;
530 u32 time_out;
531
532 value = esdhc_read32(&regs->sysctl);
533
534 if (enable)
535 value |= SYSCTL_CKEN;
536 else
537 value &= ~SYSCTL_CKEN;
538
539 esdhc_write32(&regs->sysctl, value);
540
541 time_out = 20;
542 value = PRSSTAT_SDSTB;
543 while (!(esdhc_read32(&regs->prsstat) & value)) {
544 if (time_out == 0) {
545 printf("fsl_esdhc: Internal clock never stabilised.\n");
546 break;
547 }
548 time_out--;
549 mdelay(1);
550 }
Peng Fanc4142702018-01-21 19:00:24 +0800551}
552#endif
Yangbo Lu163beec2015-04-22 13:57:40 +0800553
Simon Glass6aa55dc2017-07-29 11:35:18 -0600554static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500555{
Peng Fana4d36f72016-03-25 14:16:56 +0800556 struct fsl_esdhc *regs = priv->esdhc_regs;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500557
Yangbo Lu163beec2015-04-22 13:57:40 +0800558#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
559 /* Select to use peripheral clock */
Simon Glass1d177d42017-07-29 11:35:17 -0600560 esdhc_clock_control(priv, false);
Yangbo Lu62b56b32019-06-21 11:42:29 +0800561 esdhc_setbits32(&regs->esdhcctl, ESDHCCTL_PCS);
Simon Glass1d177d42017-07-29 11:35:17 -0600562 esdhc_clock_control(priv, true);
Yangbo Lu163beec2015-04-22 13:57:40 +0800563#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500564 /* Set the clock speed */
Peng Fanc4142702018-01-21 19:00:24 +0800565 if (priv->clock != mmc->clock)
566 set_sysctl(priv, mmc, mmc->clock);
567
Andy Fleminge52ffb82008-10-30 16:47:16 -0500568 /* Set the bus width */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100569 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500570
571 if (mmc->bus_width == 4)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100572 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500573 else if (mmc->bus_width == 8)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100574 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
575
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900576 return 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500577}
578
Simon Glass6aa55dc2017-07-29 11:35:18 -0600579static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500580{
Peng Fana4d36f72016-03-25 14:16:56 +0800581 struct fsl_esdhc *regs = priv->esdhc_regs;
Simon Glass0c3ef222017-07-29 11:35:20 -0600582 ulong start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500583
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100584 /* Reset the entire host controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200585 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100586
587 /* Wait until the controller is available */
Simon Glass0c3ef222017-07-29 11:35:20 -0600588 start = get_timer(0);
589 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
590 if (get_timer(start) > 1000)
591 return -ETIMEDOUT;
592 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500593
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530594 /* Enable cache snooping */
Yangbo Lu62b56b32019-06-21 11:42:29 +0800595 esdhc_write32(&regs->esdhcctl, 0x00000040);
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530596
Dirk Behmedbe67252013-07-15 15:44:29 +0200597 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500598
599 /* Set the initial clock speed */
Jaehoon Chung239cb2f2018-01-26 19:25:29 +0900600 mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500601
602 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100603 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500604
605 /* Put the PROCTL reg back to the default */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100606 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500607
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100608 /* Set timout to the maximum value */
609 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500610
Thierry Reding8cee4c982012-01-02 01:15:38 +0000611 return 0;
612}
613
Simon Glass6aa55dc2017-07-29 11:35:18 -0600614static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
Thierry Reding8cee4c982012-01-02 01:15:38 +0000615{
Peng Fana4d36f72016-03-25 14:16:56 +0800616 struct fsl_esdhc *regs = priv->esdhc_regs;
Thierry Reding8cee4c982012-01-02 01:15:38 +0000617 int timeout = 1000;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500618
Haijun.Zhang05f58542014-01-10 13:52:17 +0800619#ifdef CONFIG_ESDHC_DETECT_QUIRK
620 if (CONFIG_ESDHC_DETECT_QUIRK)
621 return 1;
622#endif
Thierry Reding8cee4c982012-01-02 01:15:38 +0000623 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
624 udelay(1000);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100625
Thierry Reding8cee4c982012-01-02 01:15:38 +0000626 return timeout > 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500627}
628
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800629static void fsl_esdhc_get_cfg_common(struct fsl_esdhc_priv *priv,
630 struct mmc_config *cfg)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500631{
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800632 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu63267b42019-10-31 18:54:21 +0800633 u32 caps;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500634
Wang Huanc9292132014-09-05 13:52:40 +0800635 caps = esdhc_read32(&regs->hostcapblt);
Roy Zang39356612011-01-07 00:06:47 -0600636#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
Yangbo Lu63267b42019-10-31 18:54:21 +0800637 caps &= ~(HOSTCAPBLT_SRS | HOSTCAPBLT_VS18 | HOSTCAPBLT_VS30);
Roy Zang39356612011-01-07 00:06:47 -0600638#endif
Haijun.Zhang8a065e92013-10-31 09:38:19 +0800639#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu63267b42019-10-31 18:54:21 +0800640 caps |= HOSTCAPBLT_VS33;
Haijun.Zhang8a065e92013-10-31 09:38:19 +0800641#endif
Yangbo Lu63267b42019-10-31 18:54:21 +0800642 if (caps & HOSTCAPBLT_VS18)
643 cfg->voltages |= MMC_VDD_165_195;
644 if (caps & HOSTCAPBLT_VS30)
645 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
646 if (caps & HOSTCAPBLT_VS33)
647 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yangd4933f22010-11-25 17:06:09 +0000648
Simon Glassfa02ca52017-07-29 11:35:21 -0600649 cfg->name = "FSL_SDHC";
Abbas Razae6bf9772013-03-25 09:13:34 +0000650
Yangbo Lu63267b42019-10-31 18:54:21 +0800651 if (caps & HOSTCAPBLT_HSS)
Simon Glassfa02ca52017-07-29 11:35:21 -0600652 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500653
Simon Glassfa02ca52017-07-29 11:35:21 -0600654 cfg->f_min = 400000;
Peng Fanc4142702018-01-21 19:00:24 +0800655 cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
Simon Glassfa02ca52017-07-29 11:35:21 -0600656 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Peng Fana4d36f72016-03-25 14:16:56 +0800657}
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400658
Yangbo Lub124f8a2015-04-22 13:57:00 +0800659#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
660void mmc_adapter_card_type_ident(void)
661{
662 u8 card_id;
663 u8 value;
664
665 card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
666 gd->arch.sdhc_adapter = card_id;
667
668 switch (card_id) {
669 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
Yangbo Lu81eacd62015-09-17 10:27:12 +0800670 value = QIXIS_READ(brdcfg[5]);
671 value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
672 QIXIS_WRITE(brdcfg[5], value);
Yangbo Lub124f8a2015-04-22 13:57:00 +0800673 break;
674 case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
Yangbo Luc6799ce2015-09-17 10:27:48 +0800675 value = QIXIS_READ(pwr_ctl[1]);
676 value |= QIXIS_EVDD_BY_SDHC_VS;
677 QIXIS_WRITE(pwr_ctl[1], value);
Yangbo Lub124f8a2015-04-22 13:57:00 +0800678 break;
679 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
680 value = QIXIS_READ(brdcfg[5]);
681 value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
682 QIXIS_WRITE(brdcfg[5], value);
683 break;
684 case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
685 break;
686 case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
687 break;
688 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
689 break;
690 case QIXIS_ESDHC_NO_ADAPTER:
691 break;
692 default:
693 break;
694 }
695}
696#endif
697
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100698#ifdef CONFIG_OF_LIBFDT
Yangbo Lud84139c2017-01-17 10:43:54 +0800699__weak int esdhc_status_fixup(void *blob, const char *compat)
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400700{
Chenhui Zhao025eab02011-01-04 17:23:05 +0800701#ifdef CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400702 if (!hwconfig("esdhc")) {
Chenhui Zhao025eab02011-01-04 17:23:05 +0800703 do_fixup_by_compat(blob, compat, "status", "disabled",
Yangbo Lud84139c2017-01-17 10:43:54 +0800704 sizeof("disabled"), 1);
705 return 1;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400706 }
Chenhui Zhao025eab02011-01-04 17:23:05 +0800707#endif
Yangbo Lud84139c2017-01-17 10:43:54 +0800708 return 0;
709}
710
711void fdt_fixup_esdhc(void *blob, bd_t *bd)
712{
713 const char *compat = "fsl,esdhc";
714
715 if (esdhc_status_fixup(blob, compat))
716 return;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400717
Yangbo Lu163beec2015-04-22 13:57:40 +0800718#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
719 do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
720 gd->arch.sdhc_clk, 1);
721#else
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400722 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glass9e247d12012-12-13 20:49:05 +0000723 gd->arch.sdhc_clk, 1);
Yangbo Lu163beec2015-04-22 13:57:40 +0800724#endif
Yangbo Lub124f8a2015-04-22 13:57:00 +0800725#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
726 do_fixup_by_compat_u32(blob, compat, "adapter-type",
727 (u32)(gd->arch.sdhc_adapter), 1);
728#endif
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400729}
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100730#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800731
Yangbo Lu4fc93332019-10-31 18:54:26 +0800732#if !CONFIG_IS_ENABLED(DM_MMC)
733static int esdhc_getcd(struct mmc *mmc)
734{
735 struct fsl_esdhc_priv *priv = mmc->priv;
736
737 return esdhc_getcd_common(priv);
738}
739
740static int esdhc_init(struct mmc *mmc)
741{
742 struct fsl_esdhc_priv *priv = mmc->priv;
743
744 return esdhc_init_common(priv, mmc);
745}
746
747static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
748 struct mmc_data *data)
749{
750 struct fsl_esdhc_priv *priv = mmc->priv;
751
752 return esdhc_send_cmd_common(priv, mmc, cmd, data);
753}
754
755static int esdhc_set_ios(struct mmc *mmc)
756{
757 struct fsl_esdhc_priv *priv = mmc->priv;
758
759 return esdhc_set_ios_common(priv, mmc);
760}
761
762static const struct mmc_ops esdhc_ops = {
763 .getcd = esdhc_getcd,
764 .init = esdhc_init,
765 .send_cmd = esdhc_send_cmd,
766 .set_ios = esdhc_set_ios,
767};
768
769int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
770{
771 struct fsl_esdhc_plat *plat;
772 struct fsl_esdhc_priv *priv;
773 struct mmc_config *mmc_cfg;
774 struct mmc *mmc;
775
776 if (!cfg)
777 return -EINVAL;
778
779 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
780 if (!priv)
781 return -ENOMEM;
782 plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
783 if (!plat) {
784 free(priv);
785 return -ENOMEM;
786 }
787
788 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
789 priv->sdhc_clk = cfg->sdhc_clk;
790
791 mmc_cfg = &plat->cfg;
792
793 if (cfg->max_bus_width == 8) {
794 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
795 MMC_MODE_8BIT;
796 } else if (cfg->max_bus_width == 4) {
797 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT;
798 } else if (cfg->max_bus_width == 1) {
799 mmc_cfg->host_caps |= MMC_MODE_1BIT;
800 } else {
801 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
802 MMC_MODE_8BIT;
803 printf("No max bus width provided. Assume 8-bit supported.\n");
804 }
805
806#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
807 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
808 mmc_cfg->host_caps &= ~MMC_MODE_8BIT;
809#endif
810 mmc_cfg->ops = &esdhc_ops;
811
812 fsl_esdhc_get_cfg_common(priv, mmc_cfg);
813
814 mmc = mmc_create(mmc_cfg, priv);
815 if (!mmc)
816 return -EIO;
817
818 priv->mmc = mmc;
819 return 0;
820}
821
822int fsl_esdhc_mmc_init(bd_t *bis)
823{
824 struct fsl_esdhc_cfg *cfg;
825
826 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
827 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
828 cfg->sdhc_clk = gd->arch.sdhc_clk;
829 return fsl_esdhc_initialize(bis, cfg);
830}
831#else /* DM_MMC */
Peng Fana4d36f72016-03-25 14:16:56 +0800832static int fsl_esdhc_probe(struct udevice *dev)
833{
834 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glassfa02ca52017-07-29 11:35:21 -0600835 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800836 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800837 fdt_addr_t addr;
Simon Glass407025d2017-07-29 11:35:24 -0600838 struct mmc *mmc;
Peng Fana4d36f72016-03-25 14:16:56 +0800839
Simon Glass80e9df42017-07-29 11:35:23 -0600840 addr = dev_read_addr(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800841 if (addr == FDT_ADDR_T_NONE)
842 return -EINVAL;
Yinbo Zhu583d5e92019-04-11 11:01:50 +0000843#ifdef CONFIG_PPC
844 priv->esdhc_regs = (struct fsl_esdhc *)lower_32_bits(addr);
845#else
Peng Fana4d36f72016-03-25 14:16:56 +0800846 priv->esdhc_regs = (struct fsl_esdhc *)addr;
Yinbo Zhu583d5e92019-04-11 11:01:50 +0000847#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800848 priv->dev = dev;
849
Yangbo Lub8626e42019-11-12 19:28:36 +0800850 priv->sdhc_clk = gd->arch.sdhc_clk;
851 if (priv->sdhc_clk <= 0) {
852 dev_err(dev, "Unable to get clk for %s\n", dev->name);
853 return -EINVAL;
Peng Fana4d36f72016-03-25 14:16:56 +0800854 }
855
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800856 fsl_esdhc_get_cfg_common(priv, &plat->cfg);
Peng Fana4d36f72016-03-25 14:16:56 +0800857
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800858 mmc_of_parse(dev, &plat->cfg);
859
Simon Glass407025d2017-07-29 11:35:24 -0600860 mmc = &plat->mmc;
861 mmc->cfg = &plat->cfg;
862 mmc->dev = dev;
Yangbo Lu4cc119b2019-05-23 11:05:46 +0800863
Simon Glass407025d2017-07-29 11:35:24 -0600864 upriv->mmc = mmc;
Peng Fana4d36f72016-03-25 14:16:56 +0800865
Simon Glass407025d2017-07-29 11:35:24 -0600866 return esdhc_init_common(priv, mmc);
Peng Fana4d36f72016-03-25 14:16:56 +0800867}
868
Simon Glass407025d2017-07-29 11:35:24 -0600869static int fsl_esdhc_get_cd(struct udevice *dev)
870{
Yangbo Lu9fed28d2019-10-31 18:54:24 +0800871 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
Simon Glass407025d2017-07-29 11:35:24 -0600872 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
873
Yangbo Lu9fed28d2019-10-31 18:54:24 +0800874 if (plat->cfg.host_caps & MMC_CAP_NONREMOVABLE)
875 return 1;
876
Simon Glass407025d2017-07-29 11:35:24 -0600877 return esdhc_getcd_common(priv);
878}
879
880static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
881 struct mmc_data *data)
882{
883 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
884 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
885
886 return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
887}
888
889static int fsl_esdhc_set_ios(struct udevice *dev)
890{
891 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
892 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
893
894 return esdhc_set_ios_common(priv, &plat->mmc);
895}
896
897static const struct dm_mmc_ops fsl_esdhc_ops = {
898 .get_cd = fsl_esdhc_get_cd,
899 .send_cmd = fsl_esdhc_send_cmd,
900 .set_ios = fsl_esdhc_set_ios,
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800901#ifdef MMC_SUPPORTS_TUNING
902 .execute_tuning = fsl_esdhc_execute_tuning,
903#endif
Simon Glass407025d2017-07-29 11:35:24 -0600904};
Simon Glass407025d2017-07-29 11:35:24 -0600905
Peng Fana4d36f72016-03-25 14:16:56 +0800906static const struct udevice_id fsl_esdhc_ids[] = {
Yangbo Lu2a99b602016-12-07 11:54:31 +0800907 { .compatible = "fsl,esdhc", },
Peng Fana4d36f72016-03-25 14:16:56 +0800908 { /* sentinel */ }
909};
910
Simon Glass407025d2017-07-29 11:35:24 -0600911static int fsl_esdhc_bind(struct udevice *dev)
912{
913 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
914
915 return mmc_bind(dev, &plat->mmc, &plat->cfg);
916}
Simon Glass407025d2017-07-29 11:35:24 -0600917
Peng Fana4d36f72016-03-25 14:16:56 +0800918U_BOOT_DRIVER(fsl_esdhc) = {
919 .name = "fsl-esdhc-mmc",
920 .id = UCLASS_MMC,
921 .of_match = fsl_esdhc_ids,
Simon Glass407025d2017-07-29 11:35:24 -0600922 .ops = &fsl_esdhc_ops,
Simon Glass407025d2017-07-29 11:35:24 -0600923 .bind = fsl_esdhc_bind,
Peng Fana4d36f72016-03-25 14:16:56 +0800924 .probe = fsl_esdhc_probe,
Simon Glassfa02ca52017-07-29 11:35:21 -0600925 .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
Peng Fana4d36f72016-03-25 14:16:56 +0800926 .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
927};
928#endif