blob: 76afba5dd2cfe91d39be1a255ee3ba26d9648c84 [file] [log] [blame]
Eran Liberty9095d4a2005-07-28 10:08:46 -05001/*
Vivek Mahajan288f7fb2009-05-25 17:23:16 +05302 * Copyright (C) 2004-2009 Freescale Semiconductor, Inc.
Eran Liberty9095d4a2005-07-28 10:08:46 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
Eran Liberty9095d4a2005-07-28 10:08:46 -050021 */
22
23#include <common.h>
24#include <mpc83xx.h>
25#include <ioports.h>
Vivek Mahajan288f7fb2009-05-25 17:23:16 +053026#include <asm/io.h>
Kim Phillips328040a2009-09-25 18:19:44 -050027#ifdef CONFIG_USB_EHCI_FSL
Vivek Mahajan288f7fb2009-05-25 17:23:16 +053028#include <usb/ehci-fsl.h>
29#endif
Eran Liberty9095d4a2005-07-28 10:08:46 -050030
Wolfgang Denk6405a152006-03-31 18:32:53 +020031DECLARE_GLOBAL_DATA_PTR;
32
Dave Liue732e9c2006-11-03 12:11:15 -060033#ifdef CONFIG_QE
34extern qe_iop_conf_t qe_iop_conf_tab[];
35extern void qe_config_iopin(u8 port, u8 pin, int dir,
36 int open_drain, int assign);
37extern void qe_init(uint qe_base);
38extern void qe_reset(void);
39
40static void config_qe_ioports(void)
41{
42 u8 port, pin;
43 int dir, open_drain, assign;
44 int i;
45
46 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
47 port = qe_iop_conf_tab[i].port;
48 pin = qe_iop_conf_tab[i].pin;
49 dir = qe_iop_conf_tab[i].dir;
50 open_drain = qe_iop_conf_tab[i].open_drain;
51 assign = qe_iop_conf_tab[i].assign;
52 qe_config_iopin(port, pin, dir, open_drain, assign);
53 }
54}
55#endif
56
Eran Liberty9095d4a2005-07-28 10:08:46 -050057/*
58 * Breathe some life into the CPU...
59 *
60 * Set up the memory map,
61 * initialize a bunch of registers,
62 * initialize the UPM's
63 */
64void cpu_init_f (volatile immap_t * im)
65{
Kim Phillips328040a2009-09-25 18:19:44 -050066 __be32 acr_mask =
67#ifdef CONFIG_SYS_ACR_PIPE_DEP /* Arbiter pipeline depth */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -050068 ACR_PIPE_DEP |
Timur Tabi054838e2006-10-31 18:44:42 -060069#endif
Kim Phillips328040a2009-09-25 18:19:44 -050070#ifdef CONFIG_SYS_ACR_RPTCNT /* Arbiter repeat count */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -050071 ACR_RPTCNT |
Kim Phillips19a91de2008-01-16 12:06:16 -060072#endif
Heiko Schocher5318b082010-01-07 08:56:00 +010073#ifdef CONFIG_SYS_ACR_APARK /* Arbiter address parking mode */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -050074 ACR_APARK |
Heiko Schocher5318b082010-01-07 08:56:00 +010075#endif
76#ifdef CONFIG_SYS_ACR_PARKM /* Arbiter parking master */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -050077 ACR_PARKM |
Heiko Schocher5318b082010-01-07 08:56:00 +010078#endif
Kim Phillips328040a2009-09-25 18:19:44 -050079 0;
80 __be32 acr_val =
81#ifdef CONFIG_SYS_ACR_PIPE_DEP /* Arbiter pipeline depth */
82 (CONFIG_SYS_ACR_PIPE_DEP << ACR_PIPE_DEP_SHIFT) |
83#endif
84#ifdef CONFIG_SYS_ACR_RPTCNT /* Arbiter repeat count */
85 (CONFIG_SYS_ACR_RPTCNT << ACR_RPTCNT_SHIFT) |
86#endif
Heiko Schocher5318b082010-01-07 08:56:00 +010087#ifdef CONFIG_SYS_ACR_APARK /* Arbiter address parking mode */
88 (CONFIG_SYS_ACR_APARK << ACR_APARK_SHIFT) |
89#endif
90#ifdef CONFIG_SYS_ACR_PARKM /* Arbiter parking master */
91 (CONFIG_SYS_ACR_PARKM << ACR_PARKM_SHIFT) |
92#endif
Kim Phillips328040a2009-09-25 18:19:44 -050093 0;
94 __be32 spcr_mask =
95#ifdef CONFIG_SYS_SPCR_OPT /* Optimize transactions between CSB and other dev */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -050096 SPCR_OPT |
Kim Phillips328040a2009-09-25 18:19:44 -050097#endif
98#ifdef CONFIG_SYS_SPCR_TSECEP /* all eTSEC's Emergency priority */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -050099 SPCR_TSECEP |
Kim Phillips328040a2009-09-25 18:19:44 -0500100#endif
101#ifdef CONFIG_SYS_SPCR_TSEC1EP /* TSEC1 Emergency priority */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500102 SPCR_TSEC1EP |
Kim Phillips328040a2009-09-25 18:19:44 -0500103#endif
104#ifdef CONFIG_SYS_SPCR_TSEC2EP /* TSEC2 Emergency priority */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500105 SPCR_TSEC2EP |
Kim Phillips328040a2009-09-25 18:19:44 -0500106#endif
107 0;
108 __be32 spcr_val =
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#ifdef CONFIG_SYS_SPCR_OPT
Kim Phillips328040a2009-09-25 18:19:44 -0500110 (CONFIG_SYS_SPCR_OPT << SPCR_OPT_SHIFT) |
Michael Barkowski06e2e192008-03-20 13:15:34 -0400111#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500112#ifdef CONFIG_SYS_SPCR_TSECEP /* all eTSEC's Emergency priority */
113 (CONFIG_SYS_SPCR_TSECEP << SPCR_TSECEP_SHIFT) |
Kim Phillips19a91de2008-01-16 12:06:16 -0600114#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500115#ifdef CONFIG_SYS_SPCR_TSEC1EP /* TSEC1 Emergency priority */
116 (CONFIG_SYS_SPCR_TSEC1EP << SPCR_TSEC1EP_SHIFT) |
Timur Tabi054838e2006-10-31 18:44:42 -0600117#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500118#ifdef CONFIG_SYS_SPCR_TSEC2EP /* TSEC2 Emergency priority */
119 (CONFIG_SYS_SPCR_TSEC2EP << SPCR_TSEC2EP_SHIFT) |
Kim Phillips19a91de2008-01-16 12:06:16 -0600120#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500121 0;
122 __be32 sccr_mask =
123#ifdef CONFIG_SYS_SCCR_ENCCM /* Encryption clock mode */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500124 SCCR_ENCCM |
Kim Phillips19a91de2008-01-16 12:06:16 -0600125#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500126#ifdef CONFIG_SYS_SCCR_PCICM /* PCI & DMA clock mode */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500127 SCCR_PCICM |
Kim Phillips19a91de2008-01-16 12:06:16 -0600128#endif
Ilya Yanoka4f3ed32010-09-17 23:41:47 +0200129#ifdef CONFIG_SYS_SCCR_PCIEXP1CM /* PCIE1 clock mode */
130 SCCR_PCIEXP1CM |
131#endif
132#ifdef CONFIG_SYS_SCCR_PCIEXP2CM /* PCIE2 clock mode */
133 SCCR_PCIEXP2CM |
134#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500135#ifdef CONFIG_SYS_SCCR_TSECCM /* all TSEC's clock mode */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500136 SCCR_TSECCM |
Timur Tabi054838e2006-10-31 18:44:42 -0600137#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500138#ifdef CONFIG_SYS_SCCR_TSEC1CM /* TSEC1 clock mode */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500139 SCCR_TSEC1CM |
Timur Tabi054838e2006-10-31 18:44:42 -0600140#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500141#ifdef CONFIG_SYS_SCCR_TSEC2CM /* TSEC2 clock mode */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500142 SCCR_TSEC2CM |
Kumar Gala15c3f692007-02-27 23:51:42 -0600143#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500144#ifdef CONFIG_SYS_SCCR_TSEC1ON /* TSEC1 clock switch */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500145 SCCR_TSEC1ON |
Timur Tabi0b2deff2007-07-03 13:04:34 -0500146#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500147#ifdef CONFIG_SYS_SCCR_TSEC2ON /* TSEC2 clock switch */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500148 SCCR_TSEC2ON |
Timur Tabi0b2deff2007-07-03 13:04:34 -0500149#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500150#ifdef CONFIG_SYS_SCCR_USBMPHCM /* USB MPH clock mode */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500151 SCCR_USBMPHCM |
Kumar Gala15c3f692007-02-27 23:51:42 -0600152#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500153#ifdef CONFIG_SYS_SCCR_USBDRCM /* USB DR clock mode */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500154 SCCR_USBDRCM |
Kumar Gala15c3f692007-02-27 23:51:42 -0600155#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500156#ifdef CONFIG_SYS_SCCR_SATACM /* SATA controller clock mode */
Kim Phillips8d5fa6a2010-05-19 17:06:46 -0500157 SCCR_SATACM |
Timur Tabi054838e2006-10-31 18:44:42 -0600158#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500159 0;
160 __be32 sccr_val =
161#ifdef CONFIG_SYS_SCCR_ENCCM /* Encryption clock mode */
162 (CONFIG_SYS_SCCR_ENCCM << SCCR_ENCCM_SHIFT) |
163#endif
164#ifdef CONFIG_SYS_SCCR_PCICM /* PCI & DMA clock mode */
165 (CONFIG_SYS_SCCR_PCICM << SCCR_PCICM_SHIFT) |
166#endif
Ilya Yanoka4f3ed32010-09-17 23:41:47 +0200167#ifdef CONFIG_SYS_SCCR_PCIEXP1CM /* PCIE1 clock mode */
168 (CONFIG_SYS_SCCR_PCIEXP1CM << SCCR_PCIEXP1CM_SHIFT) |
169#endif
170#ifdef CONFIG_SYS_SCCR_PCIEXP2CM /* PCIE2 clock mode */
171 (CONFIG_SYS_SCCR_PCIEXP2CM << SCCR_PCIEXP2CM_SHIFT) |
172#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500173#ifdef CONFIG_SYS_SCCR_TSECCM /* all TSEC's clock mode */
174 (CONFIG_SYS_SCCR_TSECCM << SCCR_TSECCM_SHIFT) |
175#endif
176#ifdef CONFIG_SYS_SCCR_TSEC1CM /* TSEC1 clock mode */
177 (CONFIG_SYS_SCCR_TSEC1CM << SCCR_TSEC1CM_SHIFT) |
178#endif
179#ifdef CONFIG_SYS_SCCR_TSEC2CM /* TSEC2 clock mode */
180 (CONFIG_SYS_SCCR_TSEC2CM << SCCR_TSEC2CM_SHIFT) |
181#endif
182#ifdef CONFIG_SYS_SCCR_TSEC1ON /* TSEC1 clock switch */
183 (CONFIG_SYS_SCCR_TSEC1ON << SCCR_TSEC1ON_SHIFT) |
184#endif
185#ifdef CONFIG_SYS_SCCR_TSEC2ON /* TSEC2 clock switch */
186 (CONFIG_SYS_SCCR_TSEC2ON << SCCR_TSEC2ON_SHIFT) |
187#endif
188#ifdef CONFIG_SYS_SCCR_USBMPHCM /* USB MPH clock mode */
189 (CONFIG_SYS_SCCR_USBMPHCM << SCCR_USBMPHCM_SHIFT) |
190#endif
191#ifdef CONFIG_SYS_SCCR_USBDRCM /* USB DR clock mode */
192 (CONFIG_SYS_SCCR_USBDRCM << SCCR_USBDRCM_SHIFT) |
193#endif
194#ifdef CONFIG_SYS_SCCR_SATACM /* SATA controller clock mode */
195 (CONFIG_SYS_SCCR_SATACM << SCCR_SATACM_SHIFT) |
196#endif
197 0;
Peter Korsgaard2a483ee2009-12-08 22:20:34 +0100198 __be32 lcrr_mask =
199#ifdef CONFIG_SYS_LCRR_DBYP /* PLL bypass */
200 LCRR_DBYP |
201#endif
202#ifdef CONFIG_SYS_LCRR_EADC /* external address delay */
203 LCRR_EADC |
204#endif
205#ifdef CONFIG_SYS_LCRR_CLKDIV /* system clock divider */
206 LCRR_CLKDIV |
207#endif
208 0;
209 __be32 lcrr_val =
210#ifdef CONFIG_SYS_LCRR_DBYP /* PLL bypass */
211 CONFIG_SYS_LCRR_DBYP |
212#endif
213#ifdef CONFIG_SYS_LCRR_EADC
214 CONFIG_SYS_LCRR_EADC |
215#endif
216#ifdef CONFIG_SYS_LCRR_CLKDIV /* system clock divider */
217 CONFIG_SYS_LCRR_CLKDIV |
218#endif
219 0;
Kim Phillips328040a2009-09-25 18:19:44 -0500220
221 /* Pointer is writable since we allocated a register for it */
222 gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
223
224 /* Clear initial global data */
225 memset ((void *) gd, 0, sizeof (gd_t));
226
227 /* system performance tweaking */
228 clrsetbits_be32(&im->arbiter.acr, acr_mask, acr_val);
229
230 clrsetbits_be32(&im->sysconf.spcr, spcr_mask, spcr_val);
231
232 clrsetbits_be32(&im->clk.sccr, sccr_mask, sccr_val);
Timur Tabi054838e2006-10-31 18:44:42 -0600233
Eran Liberty9095d4a2005-07-28 10:08:46 -0500234 /* RSR - Reset Status Register - clear all status (4.6.1.3) */
Kim Phillips328040a2009-09-25 18:19:44 -0500235 gd->reset_status = __raw_readl(&im->reset.rsr);
236 __raw_writel(~(RSR_RES), &im->reset.rsr);
Eran Liberty9095d4a2005-07-28 10:08:46 -0500237
Nick Spence56fd3c22008-08-28 14:09:19 -0700238 /* AER - Arbiter Event Register - store status */
Kim Phillips328040a2009-09-25 18:19:44 -0500239 gd->arbiter_event_attributes = __raw_readl(&im->arbiter.aeatr);
240 gd->arbiter_event_address = __raw_readl(&im->arbiter.aeadr);
Nick Spence56fd3c22008-08-28 14:09:19 -0700241
Eran Liberty9095d4a2005-07-28 10:08:46 -0500242 /*
243 * RMR - Reset Mode Register
244 * contains checkstop reset enable (4.6.1.4)
245 */
Kim Phillips328040a2009-09-25 18:19:44 -0500246 __raw_writel(RMR_CSRE & (1<<RMR_CSRE_SHIFT), &im->reset.rmr);
Eran Liberty9095d4a2005-07-28 10:08:46 -0500247
Peter Korsgaard2a483ee2009-12-08 22:20:34 +0100248 /* LCRR - Clock Ratio Register (10.3.1.16)
249 * write, read, and isync per MPC8379ERM rev.1 CLKDEV field description
250 */
Becky Bruce0d4cee12010-06-17 11:37:20 -0500251 clrsetbits_be32(&im->im_lbc.lcrr, lcrr_mask, lcrr_val);
252 __raw_readl(&im->im_lbc.lcrr);
Peter Korsgaard2a483ee2009-12-08 22:20:34 +0100253 isync();
254
Kim Phillips328040a2009-09-25 18:19:44 -0500255 /* Enable Time Base & Decrementer ( so we will have udelay() )*/
256 setbits_be32(&im->sysconf.spcr, SPCR_TBEN);
Eran Liberty9095d4a2005-07-28 10:08:46 -0500257
258 /* System General Purpose Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#ifdef CONFIG_SYS_SICRH
Peter Tyser72f2d392009-05-22 17:23:25 -0500260#if defined(CONFIG_MPC834x) || defined(CONFIG_MPC8313)
Andre Schwarzcea66482008-06-23 11:40:56 +0200261 /* regarding to MPC34x manual rev.1 bits 28..29 must be preserved */
Kim Phillips328040a2009-09-25 18:19:44 -0500262 __raw_writel((im->sysconf.sicrh & 0x0000000C) | CONFIG_SYS_SICRH,
263 &im->sysconf.sicrh);
Andre Schwarzcea66482008-06-23 11:40:56 +0200264#else
Kim Phillips328040a2009-09-25 18:19:44 -0500265 __raw_writel(CONFIG_SYS_SICRH, &im->sysconf.sicrh);
Kumar Galae5221432006-01-11 11:12:57 -0600266#endif
Andre Schwarzcea66482008-06-23 11:40:56 +0200267#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#ifdef CONFIG_SYS_SICRL
Kim Phillips328040a2009-09-25 18:19:44 -0500269 __raw_writel(CONFIG_SYS_SICRL, &im->sysconf.sicrl);
Kumar Galae5221432006-01-11 11:12:57 -0600270#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500271#ifdef CONFIG_SYS_DDRCDR /* DDR control driver register */
272 __raw_writel(CONFIG_SYS_DDRCDR, &im->sysconf.ddrcdr);
Dave Liue740c462006-12-07 21:13:15 +0800273#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500274#ifdef CONFIG_SYS_OBIR /* Output buffer impedance register */
275 __raw_writel(CONFIG_SYS_OBIR, &im->sysconf.obir);
Dave Liub19ecd32007-09-18 12:37:57 +0800276#endif
Dave Liue740c462006-12-07 21:13:15 +0800277
Dave Liue732e9c2006-11-03 12:11:15 -0600278#ifdef CONFIG_QE
279 /* Config QE ioports */
280 config_qe_ioports();
281#endif
Becky Bruce0d4cee12010-06-17 11:37:20 -0500282 /* Set up preliminary BR/OR regs */
283 init_early_memctl_regs();
Eran Liberty9095d4a2005-07-28 10:08:46 -0500284
Becky Bruce0d4cee12010-06-17 11:37:20 -0500285 /* Local Access window setup */
286#if defined(CONFIG_SYS_LBLAWBAR0_PRELIM) && defined(CONFIG_SYS_LBLAWAR0_PRELIM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287 im->sysconf.lblaw[0].bar = CONFIG_SYS_LBLAWBAR0_PRELIM;
288 im->sysconf.lblaw[0].ar = CONFIG_SYS_LBLAWAR0_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500289#else
Becky Bruce0d4cee12010-06-17 11:37:20 -0500290#error CONFIG_SYS_LBLAWBAR0_PRELIM & CONFIG_SYS_LBLAWAR0_PRELIM must be defined
Eran Liberty9095d4a2005-07-28 10:08:46 -0500291#endif
292
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#if defined(CONFIG_SYS_LBLAWBAR1_PRELIM) && defined(CONFIG_SYS_LBLAWAR1_PRELIM)
294 im->sysconf.lblaw[1].bar = CONFIG_SYS_LBLAWBAR1_PRELIM;
295 im->sysconf.lblaw[1].ar = CONFIG_SYS_LBLAWAR1_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500296#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#if defined(CONFIG_SYS_LBLAWBAR2_PRELIM) && defined(CONFIG_SYS_LBLAWAR2_PRELIM)
298 im->sysconf.lblaw[2].bar = CONFIG_SYS_LBLAWBAR2_PRELIM;
299 im->sysconf.lblaw[2].ar = CONFIG_SYS_LBLAWAR2_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500300#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#if defined(CONFIG_SYS_LBLAWBAR3_PRELIM) && defined(CONFIG_SYS_LBLAWAR3_PRELIM)
302 im->sysconf.lblaw[3].bar = CONFIG_SYS_LBLAWBAR3_PRELIM;
303 im->sysconf.lblaw[3].ar = CONFIG_SYS_LBLAWAR3_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500304#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#if defined(CONFIG_SYS_LBLAWBAR4_PRELIM) && defined(CONFIG_SYS_LBLAWAR4_PRELIM)
306 im->sysconf.lblaw[4].bar = CONFIG_SYS_LBLAWBAR4_PRELIM;
307 im->sysconf.lblaw[4].ar = CONFIG_SYS_LBLAWAR4_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500308#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#if defined(CONFIG_SYS_LBLAWBAR5_PRELIM) && defined(CONFIG_SYS_LBLAWAR5_PRELIM)
310 im->sysconf.lblaw[5].bar = CONFIG_SYS_LBLAWBAR5_PRELIM;
311 im->sysconf.lblaw[5].ar = CONFIG_SYS_LBLAWAR5_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500312#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#if defined(CONFIG_SYS_LBLAWBAR6_PRELIM) && defined(CONFIG_SYS_LBLAWAR6_PRELIM)
314 im->sysconf.lblaw[6].bar = CONFIG_SYS_LBLAWBAR6_PRELIM;
315 im->sysconf.lblaw[6].ar = CONFIG_SYS_LBLAWAR6_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500316#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#if defined(CONFIG_SYS_LBLAWBAR7_PRELIM) && defined(CONFIG_SYS_LBLAWAR7_PRELIM)
318 im->sysconf.lblaw[7].bar = CONFIG_SYS_LBLAWBAR7_PRELIM;
319 im->sysconf.lblaw[7].ar = CONFIG_SYS_LBLAWAR7_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500320#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#ifdef CONFIG_SYS_GPIO1_PRELIM
322 im->gpio[0].dat = CONFIG_SYS_GPIO1_DAT;
323 im->gpio[0].dir = CONFIG_SYS_GPIO1_DIR;
Kumar Galaab7ec4f2006-01-11 11:21:14 -0600324#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#ifdef CONFIG_SYS_GPIO2_PRELIM
326 im->gpio[1].dat = CONFIG_SYS_GPIO2_DAT;
327 im->gpio[1].dir = CONFIG_SYS_GPIO2_DIR;
Kumar Galaab7ec4f2006-01-11 11:21:14 -0600328#endif
Kim Phillips17ab5a92011-04-01 16:53:18 -0500329#if defined(CONFIG_USB_EHCI_FSL) && defined(CONFIG_MPC831x)
Vivek Mahajan288f7fb2009-05-25 17:23:16 +0530330 uint32_t temp;
Wolfgang Denk995e6a22010-10-24 16:07:23 +0200331 struct usb_ehci *ehci = (struct usb_ehci *)CONFIG_SYS_FSL_USB_ADDR;
Vivek Mahajan288f7fb2009-05-25 17:23:16 +0530332
333 /* Configure interface. */
Vivek Mahajan2d421c12009-06-24 10:08:40 +0530334 setbits_be32(&ehci->control, REFSEL_16MHZ | UTMI_PHY_EN);
Vivek Mahajan288f7fb2009-05-25 17:23:16 +0530335
336 /* Wait for clock to stabilize */
337 do {
Kim Phillips328040a2009-09-25 18:19:44 -0500338 temp = __raw_readl(&ehci->control);
Vivek Mahajan288f7fb2009-05-25 17:23:16 +0530339 udelay(1000);
340 } while (!(temp & PHY_CLK_VALID));
341#endif
Eran Liberty9095d4a2005-07-28 10:08:46 -0500342}
343
Eran Liberty9095d4a2005-07-28 10:08:46 -0500344int cpu_init_r (void)
345{
Dave Liue732e9c2006-11-03 12:11:15 -0600346#ifdef CONFIG_QE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347 uint qe_base = CONFIG_SYS_IMMR + 0x00100000; /* QE immr base */
Kim Phillips328040a2009-09-25 18:19:44 -0500348
Dave Liue732e9c2006-11-03 12:11:15 -0600349 qe_init(qe_base);
350 qe_reset();
351#endif
Eran Liberty9095d4a2005-07-28 10:08:46 -0500352 return 0;
353}
Dave Liuebd35f82007-06-25 10:41:56 +0800354
Nick Spence56fd3c22008-08-28 14:09:19 -0700355/*
356 * Print out the bus arbiter event
357 */
358#if defined(CONFIG_DISPLAY_AER_FULL)
359static int print_83xx_arb_event(int force)
360{
361 static char* event[] = {
362 "Address Time Out",
363 "Data Time Out",
364 "Address Only Transfer Type",
365 "External Control Word Transfer Type",
366 "Reserved Transfer Type",
367 "Transfer Error",
368 "reserved",
369 "reserved"
370 };
371 static char* master[] = {
372 "e300 Core Data Transaction",
373 "reserved",
374 "e300 Core Instruction Fetch",
375 "reserved",
376 "TSEC1",
377 "TSEC2",
378 "USB MPH",
379 "USB DR",
380 "Encryption Core",
381 "I2C Boot Sequencer",
382 "JTAG",
383 "reserved",
384 "eSDHC",
385 "PCI1",
386 "PCI2",
387 "DMA",
388 "QUICC Engine 00",
389 "QUICC Engine 01",
390 "QUICC Engine 10",
391 "QUICC Engine 11",
392 "reserved",
393 "reserved",
394 "reserved",
395 "reserved",
396 "SATA1",
397 "SATA2",
398 "SATA3",
399 "SATA4",
400 "reserved",
401 "PCI Express 1",
402 "PCI Express 2",
403 "TDM-DMAC"
404 };
405 static char *transfer[] = {
406 "Address-only, Clean Block",
407 "Address-only, lwarx reservation set",
408 "Single-beat or Burst write",
409 "reserved",
410 "Address-only, Flush Block",
411 "reserved",
412 "Burst write",
413 "reserved",
414 "Address-only, sync",
415 "Address-only, tlbsync",
416 "Single-beat or Burst read",
417 "Single-beat or Burst read",
418 "Address-only, Kill Block",
419 "Address-only, icbi",
420 "Burst read",
421 "reserved",
422 "Address-only, eieio",
423 "reserved",
424 "Single-beat write",
425 "reserved",
426 "ecowx - Illegal single-beat write",
427 "reserved",
428 "reserved",
429 "reserved",
430 "Address-only, TLB Invalidate",
431 "reserved",
432 "Single-beat or Burst read",
433 "reserved",
434 "eciwx - Illegal single-beat read",
435 "reserved",
436 "Burst read",
437 "reserved"
438 };
439
440 int etype = (gd->arbiter_event_attributes & AEATR_EVENT)
441 >> AEATR_EVENT_SHIFT;
442 int mstr_id = (gd->arbiter_event_attributes & AEATR_MSTR_ID)
443 >> AEATR_MSTR_ID_SHIFT;
444 int tbst = (gd->arbiter_event_attributes & AEATR_TBST)
445 >> AEATR_TBST_SHIFT;
446 int tsize = (gd->arbiter_event_attributes & AEATR_TSIZE)
447 >> AEATR_TSIZE_SHIFT;
448 int ttype = (gd->arbiter_event_attributes & AEATR_TTYPE)
449 >> AEATR_TTYPE_SHIFT;
450
451 if (!force && !gd->arbiter_event_address)
452 return 0;
453
454 puts("Arbiter Event Status:\n");
455 printf(" Event Address: 0x%08lX\n", gd->arbiter_event_address);
456 printf(" Event Type: 0x%1x = %s\n", etype, event[etype]);
457 printf(" Master ID: 0x%02x = %s\n", mstr_id, master[mstr_id]);
458 printf(" Transfer Size: 0x%1x = %d bytes\n", (tbst<<3) | tsize,
459 tbst ? (tsize ? tsize : 8) : 16 + 8 * tsize);
460 printf(" Transfer Type: 0x%02x = %s\n", ttype, transfer[ttype]);
461
462 return gd->arbiter_event_address;
463}
464
465#elif defined(CONFIG_DISPLAY_AER_BRIEF)
466
467static int print_83xx_arb_event(int force)
468{
469 if (!force && !gd->arbiter_event_address)
470 return 0;
471
472 printf("Arbiter Event Status: AEATR=0x%08lX, AEADR=0x%08lX\n",
473 gd->arbiter_event_attributes, gd->arbiter_event_address);
474
475 return gd->arbiter_event_address;
476}
477#endif /* CONFIG_DISPLAY_AER_xxxx */
478
Dave Liuebd35f82007-06-25 10:41:56 +0800479/*
480 * Figure out the cause of the reset
481 */
482int prt_83xx_rsr(void)
483{
484 static struct {
485 ulong mask;
486 char *desc;
487 } bits[] = {
488 {
489 RSR_SWSR, "Software Soft"}, {
490 RSR_SWHR, "Software Hard"}, {
491 RSR_JSRS, "JTAG Soft"}, {
492 RSR_CSHR, "Check Stop"}, {
493 RSR_SWRS, "Software Watchdog"}, {
494 RSR_BMRS, "Bus Monitor"}, {
495 RSR_SRS, "External/Internal Soft"}, {
496 RSR_HRS, "External/Internal Hard"}
497 };
498 static int n = sizeof bits / sizeof bits[0];
499 ulong rsr = gd->reset_status;
500 int i;
501 char *sep;
502
503 puts("Reset Status:");
504
505 sep = " ";
506 for (i = 0; i < n; i++)
507 if (rsr & bits[i].mask) {
508 printf("%s%s", sep, bits[i].desc);
509 sep = ", ";
510 }
Nick Spence56fd3c22008-08-28 14:09:19 -0700511 puts("\n");
512
513#if defined(CONFIG_DISPLAY_AER_FULL) || defined(CONFIG_DISPLAY_AER_BRIEF)
514 print_83xx_arb_event(rsr & RSR_BMRS);
515#endif
516 puts("\n");
517
Dave Liuebd35f82007-06-25 10:41:56 +0800518 return 0;
519}