blob: 2df56f7a5b20adb9b18369d816ff7b652c8cdcff [file] [log] [blame]
Mingkai Hu0e58b512015-10-26 19:47:50 +08001/*
2 * LayerScape Internal Memory Map
3 *
4 * Copyright 2014 Freescale Semiconductor, Inc.
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#ifndef __ARCH_FSL_LSCH3_IMMAP_H_
10#define __ARCH_FSL_LSCH3_IMMAP_H_
11
12#define CONFIG_SYS_IMMR 0x01000000
13#define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
14#define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + 0x00090000)
15#define CONFIG_SYS_FSL_DDR3_ADDR 0x08210000
16#define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00E00000)
17#define CONFIG_SYS_FSL_PMU_ADDR (CONFIG_SYS_IMMR + 0x00E30000)
18#define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00E60000)
19#define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR (CONFIG_SYS_IMMR + 0x00300000)
20#define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR (CONFIG_SYS_IMMR + 0x00310000)
21#define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR (CONFIG_SYS_IMMR + 0x00370000)
22#define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x01140000)
23#define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x01240000)
24#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011C0500)
25#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011C0600)
Priyanka Jain3d31ec72016-11-17 12:29:52 +053026#define SYS_FSL_LS2080A_LS2085A_TIMER_ADDR 0x023d0000
27#define CONFIG_SYS_FSL_TIMER_ADDR 0x023e0000
Mingkai Hu0e58b512015-10-26 19:47:50 +080028#define CONFIG_SYS_FSL_PMU_CLTBENR (CONFIG_SYS_FSL_PMU_ADDR + \
29 0x18A0)
Yunhui Cui3dfb82a2016-06-08 10:31:42 +080030#define FSL_PMU_PCTBENR_OFFSET (CONFIG_SYS_FSL_PMU_ADDR + 0x8A0)
Priyanka Jain96b001f2016-11-17 12:29:51 +053031#define FSL_LSCH3_SVR (CONFIG_SYS_FSL_GUTS_ADDR + 0xA4)
Mingkai Hu0e58b512015-10-26 19:47:50 +080032
33#define CONFIG_SYS_FSL_WRIOP1_ADDR (CONFIG_SYS_IMMR + 0x7B80000)
34#define CONFIG_SYS_FSL_WRIOP1_MDIO1 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x16000)
35#define CONFIG_SYS_FSL_WRIOP1_MDIO2 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x17000)
36#define CONFIG_SYS_FSL_LSCH3_SERDES_ADDR (CONFIG_SYS_IMMR + 0xEA0000)
37
Mingkai Hu0e58b512015-10-26 19:47:50 +080038#define CONFIG_SYS_FSL_DCSR_DDR_ADDR 0x70012c000ULL
39#define CONFIG_SYS_FSL_DCSR_DDR2_ADDR 0x70012d000ULL
40#define CONFIG_SYS_FSL_DCSR_DDR3_ADDR 0x700132000ULL
41#define CONFIG_SYS_FSL_DCSR_DDR4_ADDR 0x700133000ULL
42
43#define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01000000)
44#define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01010000)
45#define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x01020000)
46#define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01030000)
47
Rajesh Bhagat386f2e42016-06-07 18:59:34 +053048#define CONFIG_SYS_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x02100000)
49#define CONFIG_SYS_XHCI_USB2_ADDR (CONFIG_SYS_IMMR + 0x02110000)
Mingkai Hu0e58b512015-10-26 19:47:50 +080050
51/* TZ Address Space Controller Definitions */
52#define TZASC1_BASE 0x01100000 /* as per CCSR map. */
53#define TZASC2_BASE 0x01110000 /* as per CCSR map. */
54#define TZASC3_BASE 0x01120000 /* as per CCSR map. */
55#define TZASC4_BASE 0x01130000 /* as per CCSR map. */
56#define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000)))
57#define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004)
58#define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008)
59#define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100)
60#define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104)
61#define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108)
62#define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C)
63#define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110)
64#define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114)
65
Tang Yuantian57894be2015-12-09 15:32:18 +080066/* SATA */
67#define AHCI_BASE_ADDR1 (CONFIG_SYS_IMMR + 0x02200000)
68#define AHCI_BASE_ADDR2 (CONFIG_SYS_IMMR + 0x02210000)
69
Saksham Jain62888be2016-03-23 16:24:32 +053070/* SFP */
71#define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0x00e80200)
72
Saksham Jain6ae7f582016-03-23 16:24:33 +053073/* SEC */
Alex Porosanu177fca82016-04-29 15:17:58 +030074#define CONFIG_SYS_FSL_SEC_OFFSET 0x07000000ull
75#define CONFIG_SYS_FSL_JR0_OFFSET 0x07010000ull
76#define CONFIG_SYS_FSL_SEC_ADDR \
77 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET)
78#define CONFIG_SYS_FSL_JR0_ADDR \
79 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET)
Saksham Jain6ae7f582016-03-23 16:24:33 +053080
81/* Security Monitor */
82#define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0x00e90000)
83
Saksham Jain5d8ffe12016-03-23 16:24:40 +053084/* MMU 500 */
85#define SMMU_SCR0 (SMMU_BASE + 0x0)
86#define SMMU_SCR1 (SMMU_BASE + 0x4)
87#define SMMU_SCR2 (SMMU_BASE + 0x8)
88#define SMMU_SACR (SMMU_BASE + 0x10)
89#define SMMU_IDR0 (SMMU_BASE + 0x20)
90#define SMMU_IDR1 (SMMU_BASE + 0x24)
91
92#define SMMU_NSCR0 (SMMU_BASE + 0x400)
93#define SMMU_NSCR2 (SMMU_BASE + 0x408)
94#define SMMU_NSACR (SMMU_BASE + 0x410)
95
96#define SCR0_CLIENTPD_MASK 0x00000001
97#define SCR0_USFCFG_MASK 0x00000400
98
Saksham Jain6ae7f582016-03-23 16:24:33 +053099
Mingkai Hu0e58b512015-10-26 19:47:50 +0800100/* PCIe */
101#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
102#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
103#define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000)
104#define CONFIG_SYS_PCIE4_ADDR (CONFIG_SYS_IMMR + 0x2700000)
105#define CONFIG_SYS_PCIE1_PHYS_ADDR 0x1000000000ULL
106#define CONFIG_SYS_PCIE2_PHYS_ADDR 0x1200000000ULL
107#define CONFIG_SYS_PCIE3_PHYS_ADDR 0x1400000000ULL
108#define CONFIG_SYS_PCIE4_PHYS_ADDR 0x1600000000ULL
Mingkai Hu19218992015-11-11 17:58:34 +0800109/* LUT registers */
110#define PCIE_LUT_BASE 0x80000
111#define PCIE_LUT_LCTRL0 0x7F8
112#define PCIE_LUT_DBG 0x7FC
Stuart Yoder70ae8532016-03-10 10:52:24 -0600113#define PCIE_LUT_UDR(n) (0x800 + (n) * 8)
114#define PCIE_LUT_LDR(n) (0x804 + (n) * 8)
115#define PCIE_LUT_ENABLE (1 << 31)
116#define PCIE_LUT_ENTRY_COUNT 32
Mingkai Hu0e58b512015-10-26 19:47:50 +0800117
118/* Device Configuration */
119#define DCFG_BASE 0x01e00000
120#define DCFG_PORSR1 0x000
121#define DCFG_PORSR1_RCW_SRC 0xff800000
122#define DCFG_PORSR1_RCW_SRC_NOR 0x12f00000
123#define DCFG_RCWSR13 0x130
124#define DCFG_RCWSR13_DSPI (0 << 8)
Yuan Yao86f42d72016-06-08 18:24:57 +0800125#define DCFG_RCWSR15 0x138
126#define DCFG_RCWSR15_IFCGRPABASE_QSPI 0x3
Mingkai Hu0e58b512015-10-26 19:47:50 +0800127
128#define DCFG_DCSR_BASE 0X700100000ULL
129#define DCFG_DCSR_PORCR1 0x000
130
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800131/* Interrupt Sampling Control */
132#define ISC_BASE 0x01F70000
133#define IRQCR_OFFSET 0x14
134
Mingkai Hu0e58b512015-10-26 19:47:50 +0800135/* Supplemental Configuration */
136#define SCFG_BASE 0x01fc0000
137#define SCFG_USB3PRM1CR 0x000
Sriram Dash01820952016-06-13 09:58:36 +0530138#define SCFG_USB3PRM1CR_INIT 0x27672b2a
Yuan Yao2ec85842016-06-08 18:24:52 +0800139#define SCFG_QSPICLKCTLR 0x10
Mingkai Hu0e58b512015-10-26 19:47:50 +0800140
141#define TP_ITYP_AV 0x00000001 /* Initiator available */
142#define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */
143#define TP_ITYP_TYPE_ARM 0x0
144#define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */
145#define TP_ITYP_TYPE_OTHER 0x2 /* StarCore DSP */
146#define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */
147#define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */
148#define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */
149#define TY_ITYP_VER_A7 0x1
150#define TY_ITYP_VER_A53 0x2
151#define TY_ITYP_VER_A57 0x3
Alison Wang79808392016-07-05 16:01:52 +0800152#define TY_ITYP_VER_A72 0x4
Mingkai Hu0e58b512015-10-26 19:47:50 +0800153
154#define TP_CLUSTER_EOC 0x80000000 /* end of clusters */
155#define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */
156#define TP_INIT_PER_CLUSTER 4
157/* This is chassis generation 3 */
Priyanka Jain96b001f2016-11-17 12:29:51 +0530158#ifndef __ASSEMBLY__
Mingkai Hu0e58b512015-10-26 19:47:50 +0800159struct sys_info {
160 unsigned long freq_processor[CONFIG_MAX_CPUS];
161 unsigned long freq_systembus;
162 unsigned long freq_ddrbus;
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530163#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
Mingkai Hu0e58b512015-10-26 19:47:50 +0800164 unsigned long freq_ddrbus2;
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530165#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +0800166 unsigned long freq_localbus;
167 unsigned long freq_qe;
168#ifdef CONFIG_SYS_DPAA_FMAN
169 unsigned long freq_fman[CONFIG_SYS_NUM_FMAN];
170#endif
171#ifdef CONFIG_SYS_DPAA_QBMAN
172 unsigned long freq_qman;
173#endif
174#ifdef CONFIG_SYS_DPAA_PME
175 unsigned long freq_pme;
176#endif
177};
178
179/* Global Utilities Block */
180struct ccsr_gur {
181 u32 porsr1; /* POR status 1 */
182 u32 porsr2; /* POR status 2 */
183 u8 res_008[0x20-0x8];
184 u32 gpporcr1; /* General-purpose POR configuration */
185 u32 gpporcr2; /* General-purpose POR configuration 2 */
Rai Harninder6aa1f3b2016-03-23 17:04:38 +0530186#define FSL_CHASSIS3_DCFG_FUSESR_VID_SHIFT 25
187#define FSL_CHASSIS3_DCFG_FUSESR_VID_MASK 0x1F
188#define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_SHIFT 20
189#define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK 0x1F
Mingkai Hu0e58b512015-10-26 19:47:50 +0800190 u32 dcfg_fusesr; /* Fuse status register */
191 u32 gpporcr3;
192 u32 gpporcr4;
193 u8 res_034[0x70-0x34];
194 u32 devdisr; /* Device disable control */
195 u32 devdisr2; /* Device disable control 2 */
196 u32 devdisr3; /* Device disable control 3 */
197 u32 devdisr4; /* Device disable control 4 */
198 u32 devdisr5; /* Device disable control 5 */
199 u32 devdisr6; /* Device disable control 6 */
200 u32 devdisr7; /* Device disable control 7 */
201#define FSL_CHASSIS3_DEVDISR2_DPMAC1 0x00000001
202#define FSL_CHASSIS3_DEVDISR2_DPMAC2 0x00000002
203#define FSL_CHASSIS3_DEVDISR2_DPMAC3 0x00000004
204#define FSL_CHASSIS3_DEVDISR2_DPMAC4 0x00000008
205#define FSL_CHASSIS3_DEVDISR2_DPMAC5 0x00000010
206#define FSL_CHASSIS3_DEVDISR2_DPMAC6 0x00000020
207#define FSL_CHASSIS3_DEVDISR2_DPMAC7 0x00000040
208#define FSL_CHASSIS3_DEVDISR2_DPMAC8 0x00000080
209#define FSL_CHASSIS3_DEVDISR2_DPMAC9 0x00000100
210#define FSL_CHASSIS3_DEVDISR2_DPMAC10 0x00000200
211#define FSL_CHASSIS3_DEVDISR2_DPMAC11 0x00000400
212#define FSL_CHASSIS3_DEVDISR2_DPMAC12 0x00000800
213#define FSL_CHASSIS3_DEVDISR2_DPMAC13 0x00001000
214#define FSL_CHASSIS3_DEVDISR2_DPMAC14 0x00002000
215#define FSL_CHASSIS3_DEVDISR2_DPMAC15 0x00004000
216#define FSL_CHASSIS3_DEVDISR2_DPMAC16 0x00008000
217#define FSL_CHASSIS3_DEVDISR2_DPMAC17 0x00010000
218#define FSL_CHASSIS3_DEVDISR2_DPMAC18 0x00020000
219#define FSL_CHASSIS3_DEVDISR2_DPMAC19 0x00040000
220#define FSL_CHASSIS3_DEVDISR2_DPMAC20 0x00080000
221#define FSL_CHASSIS3_DEVDISR2_DPMAC21 0x00100000
222#define FSL_CHASSIS3_DEVDISR2_DPMAC22 0x00200000
223#define FSL_CHASSIS3_DEVDISR2_DPMAC23 0x00400000
224#define FSL_CHASSIS3_DEVDISR2_DPMAC24 0x00800000
225 u8 res_08c[0x90-0x8c];
226 u32 coredisru; /* uppper portion for support of 64 cores */
227 u32 coredisrl; /* lower portion for support of 64 cores */
228 u8 res_098[0xa0-0x98];
229 u32 pvr; /* Processor version */
230 u32 svr; /* System version */
231 u32 mvr; /* Manufacturing version */
232 u8 res_0ac[0x100-0xac];
233 u32 rcwsr[32]; /* Reset control word status */
234
235#define FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_SHIFT 2
236#define FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_MASK 0x1f
237#define FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_SHIFT 10
238#define FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_MASK 0x3f
239#define FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_SHIFT 18
240#define FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_MASK 0x3f
241#define FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK 0x00FF0000
242#define FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT 16
243#define FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK 0xFF000000
244#define FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT 24
Saksham Jain6ae7f582016-03-23 16:24:33 +0530245#define RCW_SB_EN_REG_INDEX 9
246#define RCW_SB_EN_MASK 0x00000400
Mingkai Hu0e58b512015-10-26 19:47:50 +0800247
248 u8 res_180[0x200-0x180];
249 u32 scratchrw[32]; /* Scratch Read/Write */
250 u8 res_280[0x300-0x280];
251 u32 scratchw1r[4]; /* Scratch Read (Write once) */
252 u8 res_310[0x400-0x310];
253 u32 bootlocptrl; /* Boot location pointer low-order addr */
254 u32 bootlocptrh; /* Boot location pointer high-order addr */
255 u8 res_408[0x500-0x408];
256 u8 res_500[0x740-0x500]; /* add more registers when needed */
257 u32 tp_ityp[64]; /* Topology Initiator Type Register */
258 struct {
259 u32 upper;
260 u32 lower;
261 } tp_cluster[3]; /* Core Cluster n Topology Register */
262 u8 res_858[0x1000-0x858];
263};
264
265
266struct ccsr_clk_cluster_group {
267 struct {
268 u8 res_00[0x10];
269 u32 csr;
270 u8 res_14[0x20-0x14];
271 } hwncsr[3];
272 u8 res_60[0x80-0x60];
273 struct {
274 u32 gsr;
275 u8 res_84[0xa0-0x84];
276 } pllngsr[3];
277 u8 res_e0[0x100-0xe0];
278};
279
280struct ccsr_clk_ctrl {
281 struct {
282 u32 csr; /* core cluster n clock control status */
283 u8 res_04[0x20-0x04];
284 } clkcncsr[8];
285};
286
287struct ccsr_reset {
288 u32 rstcr; /* 0x000 */
289 u32 rstcrsp; /* 0x004 */
290 u8 res_008[0x10-0x08]; /* 0x008 */
291 u32 rstrqmr1; /* 0x010 */
292 u32 rstrqmr2; /* 0x014 */
293 u32 rstrqsr1; /* 0x018 */
294 u32 rstrqsr2; /* 0x01c */
295 u32 rstrqwdtmrl; /* 0x020 */
296 u32 rstrqwdtmru; /* 0x024 */
297 u8 res_028[0x30-0x28]; /* 0x028 */
298 u32 rstrqwdtsrl; /* 0x030 */
299 u32 rstrqwdtsru; /* 0x034 */
300 u8 res_038[0x60-0x38]; /* 0x038 */
301 u32 brrl; /* 0x060 */
302 u32 brru; /* 0x064 */
303 u8 res_068[0x80-0x68]; /* 0x068 */
304 u32 pirset; /* 0x080 */
305 u32 pirclr; /* 0x084 */
306 u8 res_088[0x90-0x88]; /* 0x088 */
307 u32 brcorenbr; /* 0x090 */
308 u8 res_094[0x100-0x94]; /* 0x094 */
309 u32 rcw_reqr; /* 0x100 */
310 u32 rcw_completion; /* 0x104 */
311 u8 res_108[0x110-0x108]; /* 0x108 */
312 u32 pbi_reqr; /* 0x110 */
313 u32 pbi_completion; /* 0x114 */
314 u8 res_118[0xa00-0x118]; /* 0x118 */
315 u32 qmbm_warmrst; /* 0xa00 */
316 u32 soc_warmrst; /* 0xa04 */
317 u8 res_a08[0xbf8-0xa08]; /* 0xa08 */
318 u32 ip_rev1; /* 0xbf8 */
319 u32 ip_rev2; /* 0xbfc */
320};
Sriram Dash9282d262016-06-13 09:58:32 +0530321
Priyanka Jain96b001f2016-11-17 12:29:51 +0530322#endif /*__ASSEMBLY__*/
Mingkai Hu0e58b512015-10-26 19:47:50 +0800323#endif /* __ARCH_FSL_LSCH3_IMMAP_H_ */