blob: d388fc6d4901d58ef8dc348083610657ebf514b0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Reinhard Arlt46911792009-07-25 06:19:12 +02002/*
3 * vme8349.c -- esd VME8349 board support
4 *
5 * Copyright (c) 2008-2009 esd gmbh.
6 *
7 * (C) Copyright 2006
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * Reinhard Arlt <reinhard.arlt@esd-electronics.com>
11 * Based on board/mpc8349emds/mpc8349emds.c (and previous 834x releases.)
Reinhard Arlt46911792009-07-25 06:19:12 +020012 */
13
14#include <common.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -070015#include <fdt_support.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070016#include <init.h>
Reinhard Arlt46911792009-07-25 06:19:12 +020017#include <ioports.h>
18#include <mpc83xx.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <net.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060020#include <asm/global_data.h>
Reinhard Arlt46911792009-07-25 06:19:12 +020021#include <asm/mpc8349_pci.h>
22#if defined(CONFIG_OF_LIBFDT)
Masahiro Yamada75f82d02018-03-05 01:20:11 +090023#include <linux/libfdt.h>
Reinhard Arlt46911792009-07-25 06:19:12 +020024#endif
25#include <asm/io.h>
26#include <asm/mmu.h>
Reinhard Arlt63881352009-12-08 09:13:08 +010027#include <spd.h>
28#include <spd_sdram.h>
29#include <i2c.h>
30#include <netdev.h>
Reinhard Arlt46911792009-07-25 06:19:12 +020031
Simon Glass39f90ba2017-03-31 08:40:25 -060032DECLARE_GLOBAL_DATA_PTR;
33
Reinhard Arlt46911792009-07-25 06:19:12 +020034void ddr_enable_ecc(unsigned int dram_size);
35
Simon Glassd35f3382017-04-06 12:47:05 -060036int dram_init(void)
Reinhard Arlt46911792009-07-25 06:19:12 +020037{
38 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
39 u32 msize = 0;
40
41 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -060042 return -ENXIO;
Reinhard Arlt46911792009-07-25 06:19:12 +020043
Reinhard Arlt63881352009-12-08 09:13:08 +010044 /* DDR SDRAM - Main memory */
Mario Sixc9f92772019-01-21 09:18:15 +010045 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR;
Reinhard Arlt46911792009-07-25 06:19:12 +020046
Reinhard Arlt63881352009-12-08 09:13:08 +010047 msize = spd_sdram();
Reinhard Arlt46911792009-07-25 06:19:12 +020048
49#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
50 /*
51 * Initialize and enable DDR ECC.
52 */
53 ddr_enable_ecc(msize * 1024 * 1024);
54#endif
55
56 /* Now check memory size (after ECC is initialized) */
57 msize = get_ram_size(0, msize);
58
59 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -060060 gd->ram_size = msize * 1024 * 1024;
61
62 return 0;
Reinhard Arlt46911792009-07-25 06:19:12 +020063}
64
65int checkboard(void)
66{
Mario Sixa83f5492019-01-21 09:17:38 +010067#ifdef CONFIG_TARGET_CADDY2
Reinhard Arlt63881352009-12-08 09:13:08 +010068 puts("Board: esd VME-CADDY/2\n");
69#else
70 puts("Board: esd VME-CPU/8349\n");
71#endif
Reinhard Arlt46911792009-07-25 06:19:12 +020072
73 return 0;
74}
Reinhard Arlt63881352009-12-08 09:13:08 +010075
Mario Sixa83f5492019-01-21 09:17:38 +010076#ifdef CONFIG_TARGET_CADDY2
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090077int board_eth_init(struct bd_info *bis)
Reinhard Arlt63881352009-12-08 09:13:08 +010078{
79 return pci_eth_init(bis);
80}
81#endif
Reinhard Arlt46911792009-07-25 06:19:12 +020082
83#if defined(CONFIG_OF_BOARD_SETUP)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090084int ft_board_setup(void *blob, struct bd_info *bd)
Reinhard Arlt46911792009-07-25 06:19:12 +020085{
86 ft_cpu_setup(blob, bd);
Reinhard Arlt63881352009-12-08 09:13:08 +010087
Reinhard Arlt46911792009-07-25 06:19:12 +020088#ifdef CONFIG_PCI
89 ft_pci_setup(blob, bd);
90#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -060091
92 return 0;
Reinhard Arlt46911792009-07-25 06:19:12 +020093}
94#endif
Reinhard Arlt63881352009-12-08 09:13:08 +010095
96int misc_init_r()
97{
98 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
99
Becky Bruce0d4cee12010-06-17 11:37:20 -0500100 clrsetbits_be32(&im->im_lbc.lcrr, LBCR_LDIS, 0);
Reinhard Arlt63881352009-12-08 09:13:08 +0100101
102 return 0;
103}
104
105/*
106 * Provide SPD values for spd_sdram(). Both boards (VME-CADDY/2
107 * and VME-CADDY/2) have different SDRAM configurations.
108 */
Mario Sixa83f5492019-01-21 09:17:38 +0100109#ifdef CONFIG_TARGET_CADDY2
Reinhard Arlt63881352009-12-08 09:13:08 +0100110#define SMALL_RAM 0xff
111#define LARGE_RAM 0x00
112#else
113#define SMALL_RAM 0x00
114#define LARGE_RAM 0xff
115#endif
116
117#define SPD_VAL(a, b) (((a) & SMALL_RAM) | ((b) & LARGE_RAM))
118
119static spd_eeprom_t default_spd_eeprom = {
120 SPD_VAL(0x80, 0x80), /* 00 use 128 Bytes */
121 SPD_VAL(0x07, 0x07), /* 01 use 128 Bytes */
122 SPD_MEMTYPE_DDR2, /* 02 type is DDR2 */
123 SPD_VAL(0x0d, 0x0d), /* 03 rows: 13 */
124 SPD_VAL(0x09, 0x0a), /* 04 cols: 9 / 10 */
125 SPD_VAL(0x00, 0x00), /* 05 */
126 SPD_VAL(0x40, 0x40), /* 06 */
127 SPD_VAL(0x00, 0x00), /* 07 */
128 SPD_VAL(0x05, 0x05), /* 08 */
129 SPD_VAL(0x30, 0x30), /* 09 */
130 SPD_VAL(0x45, 0x45), /* 10 */
131 SPD_VAL(0x02, 0x02), /* 11 ecc used */
132 SPD_VAL(0x82, 0x82), /* 12 */
133 SPD_VAL(0x10, 0x10), /* 13 */
134 SPD_VAL(0x08, 0x08), /* 14 */
135 SPD_VAL(0x00, 0x00), /* 15 */
136 SPD_VAL(0x0c, 0x0c), /* 16 */
137 SPD_VAL(0x04, 0x08), /* 17 banks: 4 / 8 */
138 SPD_VAL(0x38, 0x38), /* 18 */
139 SPD_VAL(0x00, 0x00), /* 19 */
140 SPD_VAL(0x02, 0x02), /* 20 */
141 SPD_VAL(0x00, 0x00), /* 21 */
142 SPD_VAL(0x03, 0x03), /* 22 */
143 SPD_VAL(0x3d, 0x3d), /* 23 */
144 SPD_VAL(0x45, 0x45), /* 24 */
145 SPD_VAL(0x50, 0x50), /* 25 */
146 SPD_VAL(0x45, 0x45), /* 26 */
147 SPD_VAL(0x3c, 0x3c), /* 27 */
148 SPD_VAL(0x28, 0x28), /* 28 */
149 SPD_VAL(0x3c, 0x3c), /* 29 */
150 SPD_VAL(0x2d, 0x2d), /* 30 */
151 SPD_VAL(0x20, 0x80), /* 31 */
152 SPD_VAL(0x20, 0x20), /* 32 */
153 SPD_VAL(0x27, 0x27), /* 33 */
154 SPD_VAL(0x10, 0x10), /* 34 */
155 SPD_VAL(0x17, 0x17), /* 35 */
156 SPD_VAL(0x3c, 0x3c), /* 36 */
157 SPD_VAL(0x1e, 0x1e), /* 37 */
158 SPD_VAL(0x1e, 0x1e), /* 38 */
159 SPD_VAL(0x00, 0x00), /* 39 */
160 SPD_VAL(0x00, 0x06), /* 40 */
161 SPD_VAL(0x37, 0x37), /* 41 */
162 SPD_VAL(0x4b, 0x7f), /* 42 */
163 SPD_VAL(0x80, 0x80), /* 43 */
164 SPD_VAL(0x18, 0x18), /* 44 */
165 SPD_VAL(0x22, 0x22), /* 45 */
166 SPD_VAL(0x00, 0x00), /* 46 */
167 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
168 SPD_VAL(0x10, 0x10), /* 62 */
169 SPD_VAL(0x7e, 0x1d), /* 63 */
170 { 'e', 's', 'd', '-', 'g', 'm', 'b', 'h' },
171 SPD_VAL(0x00, 0x00), /* 72 */
Mario Sixa83f5492019-01-21 09:17:38 +0100172#ifdef CONFIG_TARGET_CADDY2
Reinhard Arlt63881352009-12-08 09:13:08 +0100173 { "vme-caddy/2 ram " }
174#else
175 { "vme-cpu/2 ram " }
176#endif
177};
178
179int vme8349_read_spd(uchar chip, uint addr, int alen, uchar *buffer, int len)
180{
Heiko Schocherf2850742012-10-24 13:48:22 +0200181 int old_bus = i2c_get_bus_num();
Reinhard Arlt63881352009-12-08 09:13:08 +0100182 unsigned int l, sum;
183 int valid = 0;
184
Heiko Schocherf2850742012-10-24 13:48:22 +0200185 i2c_set_bus_num(0);
Reinhard Arlt63881352009-12-08 09:13:08 +0100186
187 if (i2c_read(chip, addr, alen, buffer, len) == 0)
188 if (memcmp(&buffer[64], &default_spd_eeprom.mid[0], 8) == 0) {
189 sum = 0;
190 for (l = 0; l < 63; l++)
191 sum = (sum + buffer[l]) & 0xff;
192 if (sum == buffer[63])
193 valid = 1;
194 else
195 printf("Invalid checksum in EEPROM %02x %02x\n",
196 sum, buffer[63]);
197 }
198
199 if (valid == 0) {
200 memcpy(buffer, (void *)&default_spd_eeprom, len);
201 sum = 0;
202 for (l = 0; l < 63; l++)
203 sum = (sum + buffer[l]) & 0xff;
204 if (sum != buffer[63])
205 printf("Invalid checksum in FLASH %02x %02x\n",
206 sum, buffer[63]);
207 buffer[63] = sum;
208 }
209
Heiko Schocherf2850742012-10-24 13:48:22 +0200210 i2c_set_bus_num(old_bus);
Reinhard Arlt63881352009-12-08 09:13:08 +0100211
212 return 0;
213}