Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 2 | /* |
| 3 | * SPI flash internal definitions |
| 4 | * |
| 5 | * Copyright (C) 2008 Atmel Corporation |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 6 | * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc. |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 7 | */ |
| 8 | |
Jagannadha Sutradharudu Teki | 84fb863 | 2013-10-10 22:14:09 +0530 | [diff] [blame] | 9 | #ifndef _SF_INTERNAL_H_ |
| 10 | #define _SF_INTERNAL_H_ |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 11 | |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 12 | #include <linux/types.h> |
| 13 | #include <linux/compiler.h> |
| 14 | |
Vignesh R | 1451041 | 2019-02-05 11:29:23 +0530 | [diff] [blame] | 15 | #define SPI_NOR_MAX_ID_LEN 6 |
| 16 | #define SPI_NOR_MAX_ADDR_WIDTH 4 |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 17 | |
Vignesh R | 1451041 | 2019-02-05 11:29:23 +0530 | [diff] [blame] | 18 | struct flash_info { |
Vignesh R | 3f5fb8b | 2019-02-05 11:29:25 +0530 | [diff] [blame] | 19 | #if !CONFIG_IS_ENABLED(SPI_FLASH_TINY) |
Vignesh R | 1451041 | 2019-02-05 11:29:23 +0530 | [diff] [blame] | 20 | char *name; |
Vignesh R | 3f5fb8b | 2019-02-05 11:29:25 +0530 | [diff] [blame] | 21 | #endif |
Jagan Teki | 77ae47b | 2016-10-30 23:16:10 +0530 | [diff] [blame] | 22 | |
| 23 | /* |
| 24 | * This array stores the ID bytes. |
| 25 | * The first three bytes are the JEDIC ID. |
| 26 | * JEDEC ID zero means "no ID" (mostly older chips). |
| 27 | */ |
Vignesh R | 1451041 | 2019-02-05 11:29:23 +0530 | [diff] [blame] | 28 | u8 id[SPI_NOR_MAX_ID_LEN]; |
Jagan Teki | 77ae47b | 2016-10-30 23:16:10 +0530 | [diff] [blame] | 29 | u8 id_len; |
| 30 | |
Vignesh R | 1451041 | 2019-02-05 11:29:23 +0530 | [diff] [blame] | 31 | /* The size listed here is what works with SPINOR_OP_SE, which isn't |
Jagan Teki | b7faef5 | 2016-10-30 23:16:13 +0530 | [diff] [blame] | 32 | * necessarily called a "sector" by the vendor. |
| 33 | */ |
Vignesh R | 1451041 | 2019-02-05 11:29:23 +0530 | [diff] [blame] | 34 | unsigned int sector_size; |
| 35 | u16 n_sectors; |
Jagan Teki | 235afa8 | 2016-08-08 19:25:55 +0530 | [diff] [blame] | 36 | |
Jagan Teki | b7faef5 | 2016-10-30 23:16:13 +0530 | [diff] [blame] | 37 | u16 page_size; |
Vignesh R | 1451041 | 2019-02-05 11:29:23 +0530 | [diff] [blame] | 38 | u16 addr_width; |
Jagan Teki | 77ae47b | 2016-10-30 23:16:10 +0530 | [diff] [blame] | 39 | |
Jagan Teki | b7faef5 | 2016-10-30 23:16:13 +0530 | [diff] [blame] | 40 | u16 flags; |
Vignesh R | 1451041 | 2019-02-05 11:29:23 +0530 | [diff] [blame] | 41 | #define SECT_4K BIT(0) /* SPINOR_OP_BE_4K works uniformly */ |
| 42 | #define SPI_NOR_NO_ERASE BIT(1) /* No erase command needed */ |
| 43 | #define SST_WRITE BIT(2) /* use SST byte programming */ |
| 44 | #define SPI_NOR_NO_FR BIT(3) /* Can't do fastread */ |
| 45 | #define SECT_4K_PMC BIT(4) /* SPINOR_OP_BE_4K_PMC works uniformly */ |
| 46 | #define SPI_NOR_DUAL_READ BIT(5) /* Flash supports Dual Read */ |
| 47 | #define SPI_NOR_QUAD_READ BIT(6) /* Flash supports Quad Read */ |
| 48 | #define USE_FSR BIT(7) /* use flag status register */ |
| 49 | #define SPI_NOR_HAS_LOCK BIT(8) /* Flash supports lock/unlock via SR */ |
| 50 | #define SPI_NOR_HAS_TB BIT(9) /* |
| 51 | * Flash SR has Top/Bottom (TB) protect |
| 52 | * bit. Must be used with |
| 53 | * SPI_NOR_HAS_LOCK. |
| 54 | */ |
| 55 | #define SPI_S3AN BIT(10) /* |
| 56 | * Xilinx Spartan 3AN In-System Flash |
| 57 | * (MFR cannot be used for probing |
| 58 | * because it has the same value as |
| 59 | * ATMEL flashes) |
| 60 | */ |
| 61 | #define SPI_NOR_4B_OPCODES BIT(11) /* |
| 62 | * Use dedicated 4byte address op codes |
| 63 | * to support memory size above 128Mib. |
| 64 | */ |
| 65 | #define NO_CHIP_ERASE BIT(12) /* Chip does not support chip erase */ |
| 66 | #define SPI_NOR_SKIP_SFDP BIT(13) /* Skip parsing of SFDP tables */ |
| 67 | #define USE_CLSR BIT(14) /* use CLSR command */ |
Eugeniy Paltsev | 04a11a6 | 2019-09-09 22:33:14 +0300 | [diff] [blame] | 68 | #define SPI_NOR_HAS_SST26LOCK BIT(15) /* Flash supports lock/unlock via BPR */ |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 69 | }; |
| 70 | |
Vignesh R | 1451041 | 2019-02-05 11:29:23 +0530 | [diff] [blame] | 71 | extern const struct flash_info spi_nor_ids[]; |
| 72 | |
| 73 | #define JEDEC_MFR(info) ((info)->id[0]) |
| 74 | #define JEDEC_ID(info) (((info)->id[1]) << 8 | ((info)->id[2])) |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 75 | |
Simon Glass | 36eee8c | 2018-11-06 15:21:41 -0700 | [diff] [blame] | 76 | /* Get software write-protect value (BP bits) */ |
| 77 | int spi_flash_cmd_get_sw_write_prot(struct spi_flash *flash); |
| 78 | |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 79 | |
Frieder Schrempf | d7be62c | 2019-10-23 07:41:20 +0000 | [diff] [blame] | 80 | #if CONFIG_IS_ENABLED(SPI_FLASH_MTD) |
Daniel Schwierzeck | 06cfc03 | 2015-04-27 07:42:04 +0200 | [diff] [blame] | 81 | int spi_flash_mtd_register(struct spi_flash *flash); |
| 82 | void spi_flash_mtd_unregister(void); |
| 83 | #endif |
Jagannadha Sutradharudu Teki | 84fb863 | 2013-10-10 22:14:09 +0530 | [diff] [blame] | 84 | #endif /* _SF_INTERNAL_H_ */ |