blob: d67a619a8cab76198325c0ba46ee9ad034373381 [file] [log] [blame]
Peter Howard9ed4f702015-03-23 09:19:56 +11001/*
2 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * Based on davinci_dvevm.h. Original Copyrights follow:
5 *
6 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7 *
Tom Rinie2378802016-01-14 22:05:13 -05008 * SPDX-License-Identifier: GPL-2.0
Peter Howard9ed4f702015-03-23 09:19:56 +11009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * Board
16 */
17#define CONFIG_DRIVER_TI_EMAC
18#undef CONFIG_USE_SPIFLASH
19#undef CONFIG_SYS_USE_NOR
20#define CONFIG_USE_NAND
21
22/*
Lokesh Vutlad601a6e2018-03-16 18:52:21 +053023* Disable DM_* for SPL build and can be re-enabled after adding
24* DM support in SPL
25*/
26#ifdef CONFIG_SPL_BUILD
27#undef CONFIG_DM_I2C
28#undef CONFIG_DM_I2C_COMPAT
29#endif
30/*
Peter Howard9ed4f702015-03-23 09:19:56 +110031 * SoC Configuration
32 */
33#define CONFIG_MACH_OMAPL138_LCDK
Peter Howard9ed4f702015-03-23 09:19:56 +110034#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
35#define CONFIG_SYS_OSCIN_FREQ 24000000
36#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
37#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
38#define CONFIG_SYS_HZ 1000
39#define CONFIG_SKIP_LOWLEVEL_INIT
Peter Howard9ed4f702015-03-23 09:19:56 +110040
41/*
42 * Memory Info
43 */
44#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
45#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
46#define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
47#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
48
49/* memtest start addr */
50#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
51
52/* memtest will be run on 16MB */
53#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
54
55#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
Peter Howard9ed4f702015-03-23 09:19:56 +110056
57#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
58 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
59 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
60 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
61 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
62 DAVINCI_SYSCFG_SUSPSRC_I2C)
63
64/*
65 * PLL configuration
66 */
Peter Howard9ed4f702015-03-23 09:19:56 +110067
David Lechner5425f2d2018-03-14 20:36:30 -050068/* Requires CONFIG_SYS_DA850_PLL0_POSTDIV=0, set in Kconfig */
69#define CONFIG_SYS_DA850_PLL0_PLLM 18
Peter Howard9ed4f702015-03-23 09:19:56 +110070#define CONFIG_SYS_DA850_PLL1_PLLM 21
71
72/*
Fabien Parent7b3cece2016-11-29 14:23:39 +010073 * DDR2 memory configuration
74 */
75#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
76 DV_DDR_PHY_EXT_STRBEN | \
77 (0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
78
79#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
80 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
81 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
82 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
83 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
84 (4 << DV_DDR_SDCR_CL_SHIFT) | \
85 (3 << DV_DDR_SDCR_IBANK_SHIFT) | \
86 (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
87
88/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
89#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
90
91#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
92 (19 << DV_DDR_SDTMR1_RFC_SHIFT) | \
93 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
94 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
95 (2 << DV_DDR_SDTMR1_WR_SHIFT) | \
96 (6 << DV_DDR_SDTMR1_RAS_SHIFT) | \
97 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
98 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
99 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
100
101#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
102 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
103 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
104 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
Sekhar Norid53dbf32017-06-02 18:07:12 +0530105 (20 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
Fabien Parent7b3cece2016-11-29 14:23:39 +0100106 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
107 (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \
108 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
109
110#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000492
111#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
112
113/*
Peter Howard9ed4f702015-03-23 09:19:56 +1100114 * Serial Driver info
115 */
Lokesh Vutlad601a6e2018-03-16 18:52:21 +0530116#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
117#if !defined(CONFIG_DM_SERIAL)
Peter Howard9ed4f702015-03-23 09:19:56 +1100118#define CONFIG_SYS_NS16550_SERIAL
119#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
120#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
121#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Peter Howard9ed4f702015-03-23 09:19:56 +1100122#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
Lokesh Vutlad601a6e2018-03-16 18:52:21 +0530123#endif
Peter Howard9ed4f702015-03-23 09:19:56 +1100124
125#define CONFIG_SPI
Peter Howard9ed4f702015-03-23 09:19:56 +1100126#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
127#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
128#define CONFIG_SF_DEFAULT_SPEED 30000000
129#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
130
131#ifdef CONFIG_USE_SPIFLASH
Peter Howard9ed4f702015-03-23 09:19:56 +1100132#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
133#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000
134#endif
135
136/*
137 * I2C Configuration
138 */
Peter Howard9ed4f702015-03-23 09:19:56 +1100139#define CONFIG_SYS_I2C_DAVINCI
140#define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
141#define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
142#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
143
144/*
145 * Flash & Environment
146 */
147#ifdef CONFIG_USE_NAND
Peter Howard9ed4f702015-03-23 09:19:56 +1100148#define CONFIG_NAND_DAVINCI
Peter Howard9ed4f702015-03-23 09:19:56 +1100149#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
150#define CONFIG_ENV_SIZE (128 << 9)
151#define CONFIG_SYS_NAND_USE_FLASH_BBT
152#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
153#define CONFIG_SYS_NAND_PAGE_2K
Peter Howard9ed4f702015-03-23 09:19:56 +1100154#define CONFIG_SYS_NAND_CS 3
155#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Fabien Parentfd429162016-11-29 14:31:31 +0100156#define CONFIG_SYS_NAND_MASK_CLE 0x10
Fabien Parent5e0e3ce2016-11-29 14:31:32 +0100157#define CONFIG_SYS_NAND_MASK_ALE 0x8
Peter Howard9ed4f702015-03-23 09:19:56 +1100158#undef CONFIG_SYS_NAND_HW_ECC
159#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100160#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
Fabien Parent7f040722016-12-05 19:15:21 +0100161#define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100162#define CONFIG_SYS_NAND_5_ADDR_CYCLE
163#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
164#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
Fabien Parenta1bd5122016-12-05 19:15:20 +0100165#define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100166#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
167#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
168#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
169 CONFIG_SYS_NAND_U_BOOT_SIZE - \
170 CONFIG_SYS_MALLOC_LEN - \
171 GENERATED_GBL_DATA_SIZE)
172#define CONFIG_SYS_NAND_ECCPOS { \
Fabien Parent7f040722016-12-05 19:15:21 +0100173 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
174 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
175 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
176 54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100177#define CONFIG_SYS_NAND_PAGE_COUNT 64
178#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
179#define CONFIG_SYS_NAND_ECCSIZE 512
180#define CONFIG_SYS_NAND_ECCBYTES 10
181#define CONFIG_SYS_NAND_OOBSIZE 64
182#define CONFIG_SPL_NAND_BASE
183#define CONFIG_SPL_NAND_DRIVERS
184#define CONFIG_SPL_NAND_ECC
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100185#define CONFIG_SPL_NAND_LOAD
Peter Howard9ed4f702015-03-23 09:19:56 +1100186#endif
187
188#ifdef CONFIG_SYS_USE_NOR
Peter Howard9ed4f702015-03-23 09:19:56 +1100189#define CONFIG_FLASH_CFI_DRIVER
190#define CONFIG_SYS_FLASH_CFI
191#define CONFIG_SYS_FLASH_PROTECTION
192#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
193#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
194#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
195#define CONFIG_ENV_SIZE (128 << 10)
196#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
197#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
198#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
199 + 3)
200#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
201#endif
202
203#ifdef CONFIG_USE_SPIFLASH
Peter Howard9ed4f702015-03-23 09:19:56 +1100204#define CONFIG_ENV_SIZE (64 << 10)
205#define CONFIG_ENV_OFFSET (256 << 10)
206#define CONFIG_ENV_SECT_SIZE (64 << 10)
Peter Howard9ed4f702015-03-23 09:19:56 +1100207#endif
208
209/*
210 * Network & Ethernet Configuration
211 */
212#ifdef CONFIG_DRIVER_TI_EMAC
Peter Howard9ed4f702015-03-23 09:19:56 +1100213#define CONFIG_MII
214#undef CONFIG_DRIVER_TI_EMAC_USE_RMII
215#define CONFIG_BOOTP_DEFAULT
Peter Howard9ed4f702015-03-23 09:19:56 +1100216#define CONFIG_BOOTP_DNS2
217#define CONFIG_BOOTP_SEND_HOSTNAME
218#define CONFIG_NET_RETRY_COUNT 10
Peter Howard9ed4f702015-03-23 09:19:56 +1100219#endif
220
221/*
222 * U-Boot general configuration
223 */
Peter Howard9ed4f702015-03-23 09:19:56 +1100224#define CONFIG_MISC_INIT_R
Fabien Parent93eded52016-12-06 15:45:09 +0100225#define CONFIG_BOOTFILE "zImage" /* Boot file name */
Peter Howard9ed4f702015-03-23 09:19:56 +1100226#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Peter Howard9ed4f702015-03-23 09:19:56 +1100227#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
228#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Peter Howard9ed4f702015-03-23 09:19:56 +1100229#define CONFIG_MX_CYCLIC
Peter Howard9ed4f702015-03-23 09:19:56 +1100230
231/*
232 * Linux Information
233 */
234#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
235#define CONFIG_CMDLINE_TAG
236#define CONFIG_REVISION_TAG
237#define CONFIG_SETUP_MEMORY_TAGS
Fabien Parent79f015a2016-11-29 17:15:02 +0100238#define CONFIG_BOOTCOMMAND \
Sekhar Nori5bf93902017-04-06 14:52:57 +0530239 "run envboot; " \
Sekhar Nori1fc31f72017-04-06 14:52:53 +0530240 "run mmcboot; "
Sekhar Norib261dce2017-04-06 14:52:55 +0530241
242#define DEFAULT_LINUX_BOOT_ENV \
243 "loadaddr=0xc0700000\0" \
Fabien Parent6b70b132016-11-29 17:15:03 +0100244 "fdtaddr=0xc0600000\0" \
Sekhar Norib261dce2017-04-06 14:52:55 +0530245 "scriptaddr=0xc0600000\0"
246
Sekhar Nori5bf93902017-04-06 14:52:57 +0530247#include <environment/ti/mmc.h>
248
Sekhar Norib261dce2017-04-06 14:52:55 +0530249#define CONFIG_EXTRA_ENV_SETTINGS \
250 DEFAULT_LINUX_BOOT_ENV \
Sekhar Nori5bf93902017-04-06 14:52:57 +0530251 DEFAULT_MMC_TI_ARGS \
252 "bootpart=0:2\0" \
253 "bootdir=/boot\0" \
254 "bootfile=zImage\0" \
Fabien Parent6b70b132016-11-29 17:15:03 +0100255 "fdtfile=da850-lcdk.dtb\0" \
Sekhar Nori5bf93902017-04-06 14:52:57 +0530256 "boot_fdt=yes\0" \
257 "boot_fit=0\0" \
258 "console=ttyS2,115200n8\0"
Peter Howard9ed4f702015-03-23 09:19:56 +1100259
Peter Howard9ed4f702015-03-23 09:19:56 +1100260#ifdef CONFIG_CMD_BDI
261#define CONFIG_CLOCKS
262#endif
263
264#ifndef CONFIG_DRIVER_TI_EMAC
Peter Howard9ed4f702015-03-23 09:19:56 +1100265#endif
266
267#ifdef CONFIG_USE_NAND
Peter Howard9ed4f702015-03-23 09:19:56 +1100268#define CONFIG_MTD_DEVICE
269#define CONFIG_MTD_PARTITIONS
Peter Howard9ed4f702015-03-23 09:19:56 +1100270#endif
271
Peter Howard9ed4f702015-03-23 09:19:56 +1100272#if !defined(CONFIG_USE_NAND) && \
273 !defined(CONFIG_SYS_USE_NOR) && \
274 !defined(CONFIG_USE_SPIFLASH)
Peter Howard9ed4f702015-03-23 09:19:56 +1100275#define CONFIG_ENV_SIZE (16 << 10)
Peter Howard9ed4f702015-03-23 09:19:56 +1100276#endif
277
278/* SD/MMC */
Peter Howard9ed4f702015-03-23 09:19:56 +1100279
280#ifdef CONFIG_ENV_IS_IN_MMC
281#undef CONFIG_ENV_SIZE
282#undef CONFIG_ENV_OFFSET
283#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
284#define CONFIG_ENV_OFFSET (51 << 9) /* Sector 51 */
Peter Howard9ed4f702015-03-23 09:19:56 +1100285#endif
286
287#ifndef CONFIG_DIRECT_NOR_BOOT
288/* defines for SPL */
Peter Howard9ed4f702015-03-23 09:19:56 +1100289#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
290 CONFIG_SYS_MALLOC_LEN)
291#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Peter Howard9ed4f702015-03-23 09:19:56 +1100292#define CONFIG_SPL_STACK 0x8001ff00
293#define CONFIG_SPL_TEXT_BASE 0x80000000
294#define CONFIG_SPL_MAX_FOOTPRINT 32768
295#define CONFIG_SPL_PAD_TO 32768
296#endif
297
298/* additions for new relocation code, must added to all boards */
299#define CONFIG_SYS_SDRAM_BASE 0xc0000000
300#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
301 GENERATED_GBL_DATA_SIZE)
Simon Glassce3574f2017-05-17 08:23:09 -0600302
303#include <asm/arch/hardware.h>
304
Peter Howard9ed4f702015-03-23 09:19:56 +1100305#endif /* __CONFIG_H */