blob: ee2ff7f0435db594b355d336dee5846708acfc2d [file] [log] [blame]
Ilya Yanok509a1ea2009-02-10 00:22:31 +01001/*
2 * Copyright (C) 2009, Ilya Yanok, Emcraft Systems, <yanok@emcraft.com>
3 *
4 * Configuration settings for the Dave/DENX QongEVB-LITE board.
5 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Ilya Yanok509a1ea2009-02-10 00:22:31 +01007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Stefano Babic78129d92011-03-14 15:43:56 +010012#include <asm/arch/imx-regs.h>
Ilya Yanok509a1ea2009-02-10 00:22:31 +010013
Stefano Babicc9e2a672011-06-09 16:43:26 +020014/* High Level Configuration Options */
Fabio Estevam997b6a22011-10-21 07:03:54 +000015#define CONFIG_ARM1136 /* This is an arm1136 CPU core */
16#define CONFIG_MX31 /* in a mx31 */
17#define CONFIG_QONG
Ilya Yanok509a1ea2009-02-10 00:22:31 +010018
19#define CONFIG_DISPLAY_CPUINFO
20#define CONFIG_DISPLAY_BOARDINFO
21
Stefano Babicc9e2a672011-06-09 16:43:26 +020022#define CONFIG_SYS_TEXT_BASE 0xa0000000
23
Fabio Estevam997b6a22011-10-21 07:03:54 +000024#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
25#define CONFIG_SETUP_MEMORY_TAGS
26#define CONFIG_INITRD_TAG
Ilya Yanok509a1ea2009-02-10 00:22:31 +010027
28/*
29 * Size of malloc() pool
30 */
Wolfgang Denk58af1ae2011-10-25 09:48:16 +000031#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1536 * 1024)
Ilya Yanok509a1ea2009-02-10 00:22:31 +010032
33/*
34 * Hardware drivers
35 */
36
Stefano Babic1ca47d92011-11-22 15:22:39 +010037#define CONFIG_MXC_UART
38#define CONFIG_MXC_UART_BASE UART1_BASE
Ilya Yanok509a1ea2009-02-10 00:22:31 +010039
Stefano Babicd77fe992010-07-06 17:05:06 +020040#define CONFIG_MXC_GPIO
Stefano Babice3dd8622011-02-02 00:49:37 +000041#define CONFIG_HW_WATCHDOG
Troy Kisky4b7c6022012-10-22 15:19:01 +000042#define CONFIG_IMX_WATCHDOG
Stefano Babice764c3d2010-03-29 16:43:39 +020043
Stefano Babicf7bcd532010-04-16 17:13:54 +020044#define CONFIG_MXC_SPI
45#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic4c596992010-08-23 20:41:19 +020046#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Fabio Estevam3f8d1782011-10-24 06:44:15 +000047#define CONFIG_RTC_MC13XXX
Stefano Babicf7bcd532010-04-16 17:13:54 +020048
Ɓukasz Majewski1b6d9ed2012-11-13 03:22:14 +000049#define CONFIG_POWER
50#define CONFIG_POWER_SPI
51#define CONFIG_POWER_FSL
Stefano Babicf7bcd532010-04-16 17:13:54 +020052#define CONFIG_FSL_PMIC_BUS 1
53#define CONFIG_FSL_PMIC_CS 0
54#define CONFIG_FSL_PMIC_CLK 100000
Stefano Babic4c596992010-08-23 20:41:19 +020055#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babicd8deec72011-10-06 11:23:33 +020056#define CONFIG_FSL_PMIC_BITLEN 32
Stefano Babicf7bcd532010-04-16 17:13:54 +020057
Ilya Yanok509a1ea2009-02-10 00:22:31 +010058/* FPGA */
Stefano Babicfbb1f582010-06-29 11:48:24 +020059#define CONFIG_FPGA
Fabio Estevam997b6a22011-10-21 07:03:54 +000060#define CONFIG_QONG_FPGA
Ilya Yanok509a1ea2009-02-10 00:22:31 +010061#define CONFIG_FPGA_BASE (CS1_BASE)
Stefano Babicfbb1f582010-06-29 11:48:24 +020062#define CONFIG_FPGA_LATTICE
63#define CONFIG_FPGA_COUNT 1
Ilya Yanok509a1ea2009-02-10 00:22:31 +010064
65#ifdef CONFIG_QONG_FPGA
66/* Ethernet */
Fabio Estevam997b6a22011-10-21 07:03:54 +000067#define CONFIG_DNET
Ilya Yanok509a1ea2009-02-10 00:22:31 +010068#define CONFIG_DNET_BASE (CS1_BASE + QONG_FPGA_PERIPH_SIZE)
Ilya Yanok509a1ea2009-02-10 00:22:31 +010069
Stefano Babic891e2402010-04-21 09:56:31 +020070/* Framebuffer and LCD */
Helmut Raiger0385c132011-10-12 23:16:29 +000071#define CONFIG_VIDEO
72#define CONFIG_CFB_CONSOLE
Stefano Babic891e2402010-04-21 09:56:31 +020073#define CONFIG_VIDEO_MX3
Helmut Raiger0385c132011-10-12 23:16:29 +000074#define CONFIG_VIDEO_LOGO
75#define CONFIG_VIDEO_SW_CURSOR
76#define CONFIG_VGA_AS_SINGLE_DEVICE
Stefano Babic891e2402010-04-21 09:56:31 +020077#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Helmut Raiger0385c132011-10-12 23:16:29 +000078#define CONFIG_SPLASH_SCREEN
Stefano Babic891e2402010-04-21 09:56:31 +020079#define CONFIG_CMD_BMP
80#define CONFIG_BMP_16BPP
Wolfgang Denk58af1ae2011-10-25 09:48:16 +000081#define CONFIG_VIDEO_BMP_GZIP
82#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (512 << 10)
Stefano Babic891e2402010-04-21 09:56:31 +020083
Stefano Babic53937da2010-10-05 14:05:11 +020084/* USB */
85#define CONFIG_CMD_USB
86#ifdef CONFIG_CMD_USB
87#define CONFIG_USB_EHCI /* Enable EHCI USB support */
88#define CONFIG_USB_EHCI_MXC
89#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
90#define CONFIG_MXC_USB_PORT 2
91#define CONFIG_MXC_USB_PORTSC (MXC_EHCI_MODE_ULPI | MXC_EHCI_UTMI_8BIT)
92#define CONFIG_MXC_USB_FLAGS MXC_EHCI_POWER_PINS_ENABLED
93#define CONFIG_EHCI_IS_TDI
94#define CONFIG_USB_STORAGE
95#define CONFIG_DOS_PARTITION
96#define CONFIG_SUPPORT_VFAT
Wolfgang Denkb8ba16c2010-10-19 11:10:06 +020097#define CONFIG_CMD_EXT2
Stefano Babic53937da2010-10-05 14:05:11 +020098#define CONFIG_CMD_FAT
99#endif /* CONFIG_CMD_USB */
100
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100101/*
102 * Reducing the ARP timeout from default 5 seconds to 200ms we speed up the
103 * initial TFTP transfer, should the user wish one, significantly.
104 */
105#define CONFIG_ARP_TIMEOUT 200UL
106
107#endif /* CONFIG_QONG_FPGA */
108
109#define CONFIG_CONS_INDEX 1
110#define CONFIG_BAUDRATE 115200
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100111
112/***********************************************************
113 * Command definition
114 ***********************************************************/
115
116#include <config_cmd_default.h>
117
Heiko Schocher95965b92010-09-17 13:10:32 +0200118#define CONFIG_CMD_CACHE
Wolfgang Denkb8ba16c2010-10-19 11:10:06 +0200119#define CONFIG_CMD_DATE
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100120#define CONFIG_CMD_DHCP
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100121#define CONFIG_CMD_MII
Stefano Babice764c3d2010-03-29 16:43:39 +0200122#define CONFIG_CMD_NAND
Wolfgang Denkb8ba16c2010-10-19 11:10:06 +0200123#define CONFIG_CMD_NET
124#define CONFIG_CMD_PING
125#define CONFIG_CMD_SETEXPR
Stefano Babicf7bcd532010-04-16 17:13:54 +0200126#define CONFIG_CMD_SPI
Wolfgang Denk58af1ae2011-10-25 09:48:16 +0000127#define CONFIG_CMD_UNZIP
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100128
Helmut Raigerd5a184b2011-10-20 04:19:47 +0000129#define CONFIG_BOARD_LATE_INIT
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100130
131#define CONFIG_BOOTDELAY 5
132
133#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
134
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100135#define CONFIG_EXTRA_ENV_SETTINGS \
136 "netdev=eth0\0" \
137 "nfsargs=setenv bootargs root=/dev/nfs rw " \
138 "nfsroot=${serverip}:${rootpath}\0" \
139 "ramargs=setenv bootargs root=/dev/ram rw\0" \
140 "addip=setenv bootargs ${bootargs} " \
141 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
142 ":${hostname}:${netdev}:off panic=1\0" \
143 "addtty=setenv bootargs ${bootargs}" \
144 " console=ttymxc0,${baudrate}\0" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100145 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100146 "addmisc=setenv bootargs ${bootargs}\0" \
Wolfgang Denkf5189822010-04-28 12:54:43 +0200147 "uboot_addr=A0000000\0" \
Wolfgang Denkb8ba16c2010-10-19 11:10:06 +0200148 "kernel_addr=A00C0000\0" \
Wolfgang Denkf5189822010-04-28 12:54:43 +0200149 "ramdisk_addr=A0300000\0" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100150 "u-boot=qong/u-boot.bin\0" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100151 "kernel_addr_r=80800000\0" \
152 "hostname=qong\0" \
153 "bootfile=qong/uImage\0" \
154 "rootpath=/opt/eldk-4.2-arm/armVFP\0" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100155 "flash_self=run ramargs addip addtty addmtd addmisc;" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100156 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100157 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100158 "bootm ${kernel_addr}\0" \
159 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100160 "run nfsargs addip addtty addmtd addmisc;" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100161 "bootm\0" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100162 "bootcmd=run flash_self\0" \
163 "load=tftp ${loadaddr} ${u-boot}\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200164 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
165 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100166 " +${filesize};cp.b ${fileaddr} " \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200167 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100168 "upd=run load update\0" \
Helmut Raiger0385c132011-10-12 23:16:29 +0000169 "videomode=video=ctfb:x:640,y:480,depth:16,mode:0,pclk:40000," \
170 "le:120,ri:40,up:35,lo:10,hs:30,vs:3,sync:100663296," \
171 "vmode:0\0" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100172
173/*
174 * Miscellaneous configurable options
175 */
176#define CONFIG_SYS_LONGHELP /* undef to save memory */
177#define CONFIG_SYS_PROMPT "=> "
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100178#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100179/* Print Buffer Size */
180#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
181 sizeof(CONFIG_SYS_PROMPT) + 16)
182#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
183/* Boot Argument Buffer Size */
184#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
185
186/* memtest works on first 255MB of RAM */
187#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
188#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0xff000000)
189
190#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
191
192#define CONFIG_SYS_HZ 1000
193
Fabio Estevam997b6a22011-10-21 07:03:54 +0000194#define CONFIG_CMDLINE_EDITING
195#define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100196
Fabio Estevam997b6a22011-10-21 07:03:54 +0000197#define CONFIG_MISC_INIT_R
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100198
199/*-----------------------------------------------------------------------
200 * Physical Memory Map
201 */
202#define CONFIG_NR_DRAM_BANKS 1
203#define PHYS_SDRAM_1 CSD0_BASE
204#define PHYS_SDRAM_1_SIZE 0x10000000 /* 256 MB */
205
Stefano Babice764c3d2010-03-29 16:43:39 +0200206/*
207 * NAND driver
208 */
209
210#ifndef __ASSEMBLY__
211extern void qong_nand_plat_init(void *chip);
212extern int qong_nand_rdy(void *chip);
213#endif
214#define CONFIG_NAND_PLAT
215#define CONFIG_SYS_MAX_NAND_DEVICE 1
216#define CONFIG_SYS_NAND_BASE CS3_BASE
217#define NAND_PLAT_INIT() qong_nand_plat_init(nand)
218
219#define QONG_NAND_CLE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 24))
220#define QONG_NAND_ALE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 23))
221#define QONG_NAND_WRITE(addr, cmd) \
222 do { \
223 __REG8(addr) = cmd; \
224 } while (0)
225
226#define NAND_PLAT_WRITE_CMD(chip, cmd) QONG_NAND_WRITE(QONG_NAND_CLE(chip), cmd)
227#define NAND_PLAT_WRITE_ADR(chip, cmd) QONG_NAND_WRITE(QONG_NAND_ALE(chip), cmd)
228#define NAND_PLAT_DEV_READY(chip) (qong_nand_rdy(chip))
229
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100230/*-----------------------------------------------------------------------
231 * FLASH and environment organization
232 */
233#define CONFIG_SYS_FLASH_BASE CS0_BASE
234#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
235/* max number of sectors on one chip */
236#define CONFIG_SYS_MAX_FLASH_SECT 1024
237/* Monitor at beginning of flash */
238#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
239#define CONFIG_SYS_MONITOR_LEN 0x40000 /* Reserve 256KiB */
240
Fabio Estevam997b6a22011-10-21 07:03:54 +0000241#define CONFIG_ENV_IS_IN_FLASH
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100242#define CONFIG_ENV_SECT_SIZE 0x20000
243#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Stefano Babic53937da2010-10-05 14:05:11 +0200244#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x80000)
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100245
246/* Address and size of Redundant Environment Sector */
247#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
248#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
249
250/*-----------------------------------------------------------------------
251 * CFI FLASH driver setup
252 */
253/* Flash memory is CFI compliant */
Fabio Estevam997b6a22011-10-21 07:03:54 +0000254#define CONFIG_SYS_FLASH_CFI
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100255/* Use drivers/cfi_flash.c */
Fabio Estevam997b6a22011-10-21 07:03:54 +0000256#define CONFIG_FLASH_CFI_DRIVER
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100257/* Use buffered writes (~10x faster) */
Fabio Estevam997b6a22011-10-21 07:03:54 +0000258#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100259/* Use hardware sector protection */
Fabio Estevam997b6a22011-10-21 07:03:54 +0000260#define CONFIG_SYS_FLASH_PROTECTION
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100261
262/*
Stefano Babicbeedbd92010-04-08 17:23:52 +0200263 * Filesystem
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100264 */
Stefano Babicbeedbd92010-04-08 17:23:52 +0200265#define CONFIG_CMD_JFFS2
266#define CONFIG_CMD_UBI
267#define CONFIG_CMD_UBIFS
268#define CONFIG_RBTREE
269#define CONFIG_MTD_PARTITIONS
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100270#define CONFIG_CMD_MTDPARTS
Stefano Babicbeedbd92010-04-08 17:23:52 +0200271#define CONFIG_LZO
Stefan Roese5dc958f2009-05-12 14:32:58 +0200272#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
273#define CONFIG_FLASH_CFI_MTD
Wolfgang Denkb8ba16c2010-10-19 11:10:06 +0200274#define MTDIDS_DEFAULT "nor0=physmap-flash.0," \
275 "nand0=gen_nand"
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100276#define MTDPARTS_DEFAULT \
Wolfgang Denkb8ba16c2010-10-19 11:10:06 +0200277 "mtdparts=physmap-flash.0:" \
278 "512k(U-Boot),128k(env1),128k(env2)," \
279 "2304k(kernel),13m(ramdisk),-(user);" \
280 "gen_nand:" \
281 "128m(nand)"
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100282
Heiko Schocherd6d60622010-09-22 14:06:33 +0200283/* additions for new relocation code, must be added to all boards */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200284#define CONFIG_SYS_SDRAM_BASE 0x80000000
285#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200286#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Wolfgang Denk0191e472010-10-26 14:34:52 +0200287#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Heiko Schocher504f87c2010-09-17 13:10:40 +0200288#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)
289
Fabio Estevam997b6a22011-10-21 07:03:54 +0000290#define CONFIG_BOARD_EARLY_INIT_F
Heiko Schocher504f87c2010-09-17 13:10:40 +0200291
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100292#endif /* __CONFIG_H */