blob: 0465ff4b88298b44fa5d803c477ccacacf7bca9e [file] [log] [blame]
Ilya Yanok509a1ea2009-02-10 00:22:31 +01001/*
2 * Copyright (C) 2009, Ilya Yanok, Emcraft Systems, <yanok@emcraft.com>
3 *
4 * Configuration settings for the Dave/DENX QongEVB-LITE board.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
25#include <asm/arch/mx31-regs.h>
26
27 /* High Level Configuration Options */
28#define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
29#define CONFIG_MX31 1 /* in a mx31 */
30#define CONFIG_QONG 1
31#define CONFIG_MX31_HCLK_FREQ 26000000 /* 26MHz */
32#define CONFIG_MX31_CLK32 32768
33
34#define CONFIG_DISPLAY_CPUINFO
35#define CONFIG_DISPLAY_BOARDINFO
36
37#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
38#define CONFIG_SETUP_MEMORY_TAGS 1
39#define CONFIG_INITRD_TAG 1
40
41/*
42 * Size of malloc() pool
43 */
Stefano Babicbeedbd92010-04-08 17:23:52 +020044#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
Ilya Yanok509a1ea2009-02-10 00:22:31 +010045/* size in bytes reserved for initial data */
46#define CONFIG_SYS_GBL_DATA_SIZE 128
47
48/*
49 * Hardware drivers
50 */
51
Ilya Yanok7bfca972009-06-08 04:12:46 +040052#define CONFIG_MXC_UART 1
Ilya Yanok509a1ea2009-02-10 00:22:31 +010053#define CONFIG_SYS_MX31_UART1 1
54
Stefano Babicd77fe992010-07-06 17:05:06 +020055#define CONFIG_MXC_GPIO
Stefano Babice764c3d2010-03-29 16:43:39 +020056
Stefano Babicf7bcd532010-04-16 17:13:54 +020057#define CONFIG_MXC_SPI
58#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic4c596992010-08-23 20:41:19 +020059#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babicf7bcd532010-04-16 17:13:54 +020060#define CONFIG_RTC_MC13783
61
62#define CONFIG_FSL_PMIC
63#define CONFIG_FSL_PMIC_BUS 1
64#define CONFIG_FSL_PMIC_CS 0
65#define CONFIG_FSL_PMIC_CLK 100000
Stefano Babic4c596992010-08-23 20:41:19 +020066#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babicf7bcd532010-04-16 17:13:54 +020067
Ilya Yanok509a1ea2009-02-10 00:22:31 +010068/* FPGA */
Stefano Babicfbb1f582010-06-29 11:48:24 +020069#define CONFIG_FPGA
Ilya Yanok509a1ea2009-02-10 00:22:31 +010070#define CONFIG_QONG_FPGA 1
71#define CONFIG_FPGA_BASE (CS1_BASE)
Stefano Babicfbb1f582010-06-29 11:48:24 +020072#define CONFIG_FPGA_LATTICE
73#define CONFIG_FPGA_COUNT 1
Ilya Yanok509a1ea2009-02-10 00:22:31 +010074
75#ifdef CONFIG_QONG_FPGA
76/* Ethernet */
77#define CONFIG_DNET 1
78#define CONFIG_DNET_BASE (CS1_BASE + QONG_FPGA_PERIPH_SIZE)
79#define CONFIG_NET_MULTI 1
80
Stefano Babic891e2402010-04-21 09:56:31 +020081/* Framebuffer and LCD */
82#define CONFIG_LCD
83#define CONFIG_VIDEO_MX3
84#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
85#define CONFIG_SYS_CONSOLE_IS_IN_ENV
86#define LCD_BPP LCD_COLOR16
87#define CONFIG_SPLASH_SCREEN
88#define CONFIG_CMD_BMP
89#define CONFIG_BMP_16BPP
Stefano Babic06180f32010-05-13 10:26:40 +020090#define CONFIG_DISPLAY_COM57H5M10XRC
Stefano Babic891e2402010-04-21 09:56:31 +020091
Ilya Yanok509a1ea2009-02-10 00:22:31 +010092/*
93 * Reducing the ARP timeout from default 5 seconds to 200ms we speed up the
94 * initial TFTP transfer, should the user wish one, significantly.
95 */
96#define CONFIG_ARP_TIMEOUT 200UL
97
98#endif /* CONFIG_QONG_FPGA */
99
100#define CONFIG_CONS_INDEX 1
101#define CONFIG_BAUDRATE 115200
102#define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
103
104/***********************************************************
105 * Command definition
106 ***********************************************************/
107
108#include <config_cmd_default.h>
109
Heiko Schocher95965b92010-09-17 13:10:32 +0200110#define CONFIG_CMD_CACHE
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100111#define CONFIG_CMD_PING
112#define CONFIG_CMD_DHCP
113#define CONFIG_CMD_NET
114#define CONFIG_CMD_MII
Stefano Babice764c3d2010-03-29 16:43:39 +0200115#define CONFIG_CMD_NAND
Stefano Babicf7bcd532010-04-16 17:13:54 +0200116#define CONFIG_CMD_SPI
117#define CONFIG_CMD_DATE
118#define BOARD_LATE_INIT
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100119
120/*
121 * You can compile in a MAC address and your custom net settings by using
122 * the following syntax.
123 *
124 * #define CONFIG_ETHADDR xx:xx:xx:xx:xx:xx
125 * #define CONFIG_SERVERIP <server ip>
126 * #define CONFIG_IPADDR <board ip>
127 * #define CONFIG_GATEWAYIP <gateway ip>
128 * #define CONFIG_NETMASK <your netmask>
129 */
130
131#define CONFIG_BOOTDELAY 5
132
133#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
134
135#define xstr(s) str(s)
136#define str(s) #s
137
138#define CONFIG_EXTRA_ENV_SETTINGS \
139 "netdev=eth0\0" \
140 "nfsargs=setenv bootargs root=/dev/nfs rw " \
141 "nfsroot=${serverip}:${rootpath}\0" \
142 "ramargs=setenv bootargs root=/dev/ram rw\0" \
143 "addip=setenv bootargs ${bootargs} " \
144 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
145 ":${hostname}:${netdev}:off panic=1\0" \
146 "addtty=setenv bootargs ${bootargs}" \
147 " console=ttymxc0,${baudrate}\0" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100148 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100149 "addmisc=setenv bootargs ${bootargs}\0" \
Wolfgang Denkf5189822010-04-28 12:54:43 +0200150 "uboot_addr=A0000000\0" \
151 "kernel_addr=A00A0000\0" \
152 "ramdisk_addr=A0300000\0" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100153 "u-boot=qong/u-boot.bin\0" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100154 "kernel_addr_r=80800000\0" \
155 "hostname=qong\0" \
156 "bootfile=qong/uImage\0" \
157 "rootpath=/opt/eldk-4.2-arm/armVFP\0" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100158 "flash_self=run ramargs addip addtty addmtd addmisc;" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100159 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100160 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100161 "bootm ${kernel_addr}\0" \
162 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100163 "run nfsargs addip addtty addmtd addmisc;" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100164 "bootm\0" \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100165 "bootcmd=run flash_self\0" \
166 "load=tftp ${loadaddr} ${u-boot}\0" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100167 "update=protect off " xstr(CONFIG_SYS_MONITOR_BASE) \
168 " +${filesize};era " xstr(CONFIG_SYS_MONITOR_BASE) \
169 " +${filesize};cp.b ${fileaddr} " \
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100170 xstr(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100171 "upd=run load update\0" \
172
173/*
174 * Miscellaneous configurable options
175 */
176#define CONFIG_SYS_LONGHELP /* undef to save memory */
177#define CONFIG_SYS_PROMPT "=> "
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100178#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100179/* Print Buffer Size */
180#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
181 sizeof(CONFIG_SYS_PROMPT) + 16)
182#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
183/* Boot Argument Buffer Size */
184#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
185
186/* memtest works on first 255MB of RAM */
187#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
188#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0xff000000)
189
190#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
191
192#define CONFIG_SYS_HZ 1000
193
194#define CONFIG_CMDLINE_EDITING 1
Wolfgang Denkf5189822010-04-28 12:54:43 +0200195#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
196#ifdef CONFIG_SYS_HUSH_PARSER
197#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
198#endif
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100199
200#define CONFIG_MISC_INIT_R 1
201/*-----------------------------------------------------------------------
202 * Stack sizes
203 *
204 * The stack sizes are set up in start.S using the settings below
205 */
206#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
207
208/*-----------------------------------------------------------------------
209 * Physical Memory Map
210 */
211#define CONFIG_NR_DRAM_BANKS 1
212#define PHYS_SDRAM_1 CSD0_BASE
213#define PHYS_SDRAM_1_SIZE 0x10000000 /* 256 MB */
214
Stefano Babice764c3d2010-03-29 16:43:39 +0200215/*
216 * NAND driver
217 */
218
219#ifndef __ASSEMBLY__
220extern void qong_nand_plat_init(void *chip);
221extern int qong_nand_rdy(void *chip);
222#endif
223#define CONFIG_NAND_PLAT
224#define CONFIG_SYS_MAX_NAND_DEVICE 1
225#define CONFIG_SYS_NAND_BASE CS3_BASE
226#define NAND_PLAT_INIT() qong_nand_plat_init(nand)
227
228#define QONG_NAND_CLE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 24))
229#define QONG_NAND_ALE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 23))
230#define QONG_NAND_WRITE(addr, cmd) \
231 do { \
232 __REG8(addr) = cmd; \
233 } while (0)
234
235#define NAND_PLAT_WRITE_CMD(chip, cmd) QONG_NAND_WRITE(QONG_NAND_CLE(chip), cmd)
236#define NAND_PLAT_WRITE_ADR(chip, cmd) QONG_NAND_WRITE(QONG_NAND_ALE(chip), cmd)
237#define NAND_PLAT_DEV_READY(chip) (qong_nand_rdy(chip))
238
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100239/*-----------------------------------------------------------------------
240 * FLASH and environment organization
241 */
242#define CONFIG_SYS_FLASH_BASE CS0_BASE
243#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
244/* max number of sectors on one chip */
245#define CONFIG_SYS_MAX_FLASH_SECT 1024
246/* Monitor at beginning of flash */
247#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
248#define CONFIG_SYS_MONITOR_LEN 0x40000 /* Reserve 256KiB */
249
250#define CONFIG_ENV_IS_IN_FLASH 1
251#define CONFIG_ENV_SECT_SIZE 0x20000
252#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Stefano Babicbeedbd92010-04-08 17:23:52 +0200253#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x60000)
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100254
255/* Address and size of Redundant Environment Sector */
256#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
257#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
258
259/*-----------------------------------------------------------------------
260 * CFI FLASH driver setup
261 */
262/* Flash memory is CFI compliant */
263#define CONFIG_SYS_FLASH_CFI 1
264/* Use drivers/cfi_flash.c */
265#define CONFIG_FLASH_CFI_DRIVER 1
266/* Use buffered writes (~10x faster) */
267#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
268/* Use hardware sector protection */
269#define CONFIG_SYS_FLASH_PROTECTION 1
270
271/*
Stefano Babicbeedbd92010-04-08 17:23:52 +0200272 * Filesystem
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100273 */
Stefano Babicbeedbd92010-04-08 17:23:52 +0200274#define CONFIG_CMD_JFFS2
275#define CONFIG_CMD_UBI
276#define CONFIG_CMD_UBIFS
277#define CONFIG_RBTREE
278#define CONFIG_MTD_PARTITIONS
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100279#define CONFIG_CMD_MTDPARTS
Stefano Babicbeedbd92010-04-08 17:23:52 +0200280#define CONFIG_LZO
Stefan Roese5dc958f2009-05-12 14:32:58 +0200281#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
282#define CONFIG_FLASH_CFI_MTD
Ilya Yanokd2e5b312009-02-05 04:08:20 +0100283#define MTDIDS_DEFAULT "nor0=physmap-flash.0"
284#define MTDPARTS_DEFAULT \
Wolfgang Denkf5189822010-04-28 12:54:43 +0200285 "mtdparts=physmap-flash.0:384k(U-Boot),128k(env1)," \
286 "128k(env2),2432k(kernel),13m(ramdisk),-(user)"
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100287
Heiko Schocher504f87c2010-09-17 13:10:40 +0200288/* additions for new relocation code, must added to all boards */
289#undef CONFIG_SYS_ARM_WITHOUT_RELOC /* This board is tested with relocation support */
290#define CONFIG_SYS_SDRAM_BASE 0x80000000
291#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
292#define CONFIG_SYS_INIT_RAM_END IRAM_SIZE
293#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
294#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)
295
296#define CONFIG_BOARD_EARLY_INIT_F 1
297
Ilya Yanok509a1ea2009-02-10 00:22:31 +0100298#endif /* __CONFIG_H */