blob: b7b3a75bc952700ef9a64e365281e75a09578d00 [file] [log] [blame]
Jon Loeligere4773be2006-10-19 11:02:16 -05001/*
2 * Copyright 2006 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
16 * MA 02111-1307 USA
17 */
18
Jon Loeligere4773be2006-10-19 11:02:16 -050019#include <common.h>
Jon Loeligere4773be2006-10-19 11:02:16 -050020
21#ifdef CONFIG_HARD_I2C
22
Jon Loeliger24df9772006-10-19 12:02:24 -050023#include <command.h>
Jon Loeliger43d818f2006-10-20 15:50:15 -050024#include <i2c.h> /* Functional interface */
25
Jon Loeligere4773be2006-10-19 11:02:16 -050026#include <asm/io.h>
Jon Loeliger43d818f2006-10-20 15:50:15 -050027#include <asm/fsl_i2c.h> /* HW definitions */
Jon Loeligere4773be2006-10-19 11:02:16 -050028
29#define I2C_TIMEOUT (CFG_HZ / 4)
30
Joakim Tjernlundc32c5f72006-11-28 16:17:27 -060031#define I2C_READ_BIT 1
32#define I2C_WRITE_BIT 0
33
Timur Tabib301fda2008-03-14 17:45:29 -050034DECLARE_GLOBAL_DATA_PTR;
35
Timur Tabiab347542006-11-03 19:15:00 -060036/* Initialize the bus pointer to whatever one the SPD EEPROM is on.
37 * Default is bus 0. This is necessary because the DDR initialization
38 * runs from ROM, and we can't switch buses because we can't modify
39 * the global variables.
40 */
41#ifdef CFG_SPD_BUS_NUM
42static unsigned int i2c_bus_num __attribute__ ((section ("data"))) = CFG_SPD_BUS_NUM;
43#else
44static unsigned int i2c_bus_num __attribute__ ((section ("data"))) = 0;
45#endif
46
Timur Tabib301fda2008-03-14 17:45:29 -050047static unsigned int i2c_bus_speed[2] = {CFG_I2C_SPEED, CFG_I2C_SPEED};
48
49static const struct fsl_i2c *i2c_dev[2] = {
Timur Tabiab347542006-11-03 19:15:00 -060050 (struct fsl_i2c *) (CFG_IMMR + CFG_I2C_OFFSET),
51#ifdef CFG_I2C2_OFFSET
52 (struct fsl_i2c *) (CFG_IMMR + CFG_I2C2_OFFSET)
53#endif
54};
Jon Loeligere4773be2006-10-19 11:02:16 -050055
Timur Tabib301fda2008-03-14 17:45:29 -050056/* I2C speed map for a DFSR value of 1 */
57
58/*
59 * Map I2C frequency dividers to FDR and DFSR values
60 *
61 * This structure is used to define the elements of a table that maps I2C
62 * frequency divider (I2C clock rate divided by I2C bus speed) to a value to be
63 * programmed into the Frequency Divider Ratio (FDR) and Digital Filter
64 * Sampling Rate (DFSR) registers.
65 *
66 * The actual table should be defined in the board file, and it must be called
67 * fsl_i2c_speed_map[].
68 *
69 * The last entry of the table must have a value of {-1, X}, where X is same
70 * FDR/DFSR values as the second-to-last entry. This guarantees that any
71 * search through the array will always find a match.
72 *
73 * The values of the divider must be in increasing numerical order, i.e.
74 * fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider.
75 *
76 * For this table, the values are based on a value of 1 for the DFSR
77 * register. See the application note AN2919 "Determining the I2C Frequency
78 * Divider Ratio for SCL"
79 */
80static const struct {
81 unsigned short divider;
82 u8 dfsr;
83 u8 fdr;
84} fsl_i2c_speed_map[] = {
85 {160, 1, 32}, {192, 1, 33}, {224, 1, 34}, {256, 1, 35},
86 {288, 1, 0}, {320, 1, 1}, {352, 6, 1}, {384, 1, 2}, {416, 6, 2},
87 {448, 1, 38}, {480, 1, 3}, {512, 1, 39}, {544, 11, 3}, {576, 1, 4},
88 {608, 22, 3}, {640, 1, 5}, {672, 32, 3}, {704, 11, 5}, {736, 43, 3},
89 {768, 1, 6}, {800, 54, 3}, {832, 11, 6}, {896, 1, 42}, {960, 1, 7},
90 {1024, 1, 43}, {1088, 22, 7}, {1152, 1, 8}, {1216, 43, 7}, {1280, 1, 9},
91 {1408, 22, 9}, {1536, 1, 10}, {1664, 22, 10}, {1792, 1, 46},
92 {1920, 1, 11}, {2048, 1, 47}, {2176, 43, 11}, {2304, 1, 12},
93 {2560, 1, 13}, {2816, 43, 13}, {3072, 1, 14}, {3328, 43, 14},
94 {3584, 1, 50}, {3840, 1, 15}, {4096, 1, 51}, {4608, 1, 16},
95 {5120, 1, 17}, {6144, 1, 18}, {7168, 1, 54}, {7680, 1, 19},
96 {8192, 1, 55}, {9216, 1, 20}, {10240, 1, 21}, {12288, 1, 22},
97 {14336, 1, 58}, {15360, 1, 23}, {16384, 1, 59}, {18432, 1, 24},
98 {20480, 1, 25}, {24576, 1, 26}, {28672, 1, 62}, {30720, 1, 27},
99 {32768, 1, 63}, {36864, 1, 28}, {40960, 1, 29}, {49152, 1, 30},
100 {61440, 1, 31}, {-1, 1, 31}
101};
102
103/**
104 * Set the I2C bus speed for a given I2C device
105 *
106 * @param dev: the I2C device
107 * @i2c_clk: I2C bus clock frequency
108 * @speed: the desired speed of the bus
109 *
110 * The I2C device must be stopped before calling this function.
111 *
112 * The return value is the actual bus speed that is set.
113 */
114static unsigned int set_i2c_bus_speed(const struct fsl_i2c *dev,
115 unsigned int i2c_clk, unsigned int speed)
116{
117 unsigned short divider = min(i2c_clk / speed, (unsigned short) -1);
118 unsigned int i;
Timur Tabib301fda2008-03-14 17:45:29 -0500119
120 /*
121 * We want to choose an FDR/DFSR that generates an I2C bus speed that
122 * is equal to or lower than the requested speed. That means that we
123 * want the first divider that is equal to or greater than the
124 * calculated divider.
125 */
126
127 for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++)
128 if (fsl_i2c_speed_map[i].divider >= divider) {
Kumar Gala9849e002008-03-26 18:53:28 -0500129 u8 fdr, dfsr;
Timur Tabib301fda2008-03-14 17:45:29 -0500130 dfsr = fsl_i2c_speed_map[i].dfsr;
131 fdr = fsl_i2c_speed_map[i].fdr;
132 speed = i2c_clk / fsl_i2c_speed_map[i].divider;
Kumar Gala9849e002008-03-26 18:53:28 -0500133 writeb(fdr, &dev->fdr); /* set bus speed */
134 writeb(dfsr, &dev->dfsrr); /* set default filter */
Timur Tabib301fda2008-03-14 17:45:29 -0500135 break;
136 }
137
Timur Tabib301fda2008-03-14 17:45:29 -0500138 return speed;
139}
140
Jon Loeligere4773be2006-10-19 11:02:16 -0500141void
142i2c_init(int speed, int slaveadd)
143{
Timur Tabib301fda2008-03-14 17:45:29 -0500144 struct fsl_i2c *dev;
Stefan Roese37628252008-08-06 14:05:38 +0200145 unsigned int temp;
Jon Loeligere4773be2006-10-19 11:02:16 -0500146
Timur Tabiab347542006-11-03 19:15:00 -0600147 dev = (struct fsl_i2c *) (CFG_IMMR + CFG_I2C_OFFSET);
Jon Loeligere4773be2006-10-19 11:02:16 -0500148
Timur Tabiab347542006-11-03 19:15:00 -0600149 writeb(0, &dev->cr); /* stop I2C controller */
Joakim Tjernlundb648fe72007-01-31 11:04:19 +0100150 udelay(5); /* let it shutdown in peace */
Stefan Roese37628252008-08-06 14:05:38 +0200151 temp = set_i2c_bus_speed(dev, gd->i2c1_clk, speed);
152 if (gd->flags & GD_FLG_RELOC)
153 i2c_bus_speed[0] = temp;
Joakim Tjernlunda292af22006-11-28 16:17:18 -0600154 writeb(slaveadd << 1, &dev->adr); /* write slave address */
Timur Tabiab347542006-11-03 19:15:00 -0600155 writeb(0x0, &dev->sr); /* clear status register */
156 writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
Jon Loeligere4773be2006-10-19 11:02:16 -0500157
Timur Tabiab347542006-11-03 19:15:00 -0600158#ifdef CFG_I2C2_OFFSET
159 dev = (struct fsl_i2c *) (CFG_IMMR + CFG_I2C2_OFFSET);
Jon Loeligere4773be2006-10-19 11:02:16 -0500160
Timur Tabiab347542006-11-03 19:15:00 -0600161 writeb(0, &dev->cr); /* stop I2C controller */
Timur Tabi193d3342007-07-03 13:46:32 -0500162 udelay(5); /* let it shutdown in peace */
Stefan Roese37628252008-08-06 14:05:38 +0200163 temp = set_i2c_bus_speed(dev, gd->i2c2_clk, speed);
164 if (gd->flags & GD_FLG_RELOC)
165 i2c_bus_speed[1] = temp;
Timur Tabi193d3342007-07-03 13:46:32 -0500166 writeb(slaveadd << 1, &dev->adr); /* write slave address */
Timur Tabiab347542006-11-03 19:15:00 -0600167 writeb(0x0, &dev->sr); /* clear status register */
168 writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
Timur Tabib301fda2008-03-14 17:45:29 -0500169#endif
Jon Loeligere4773be2006-10-19 11:02:16 -0500170}
171
172static __inline__ int
173i2c_wait4bus(void)
174{
Stefan Roese37628252008-08-06 14:05:38 +0200175 unsigned long long timeval = get_ticks();
Jon Loeligere4773be2006-10-19 11:02:16 -0500176
Timur Tabiab347542006-11-03 19:15:00 -0600177 while (readb(&i2c_dev[i2c_bus_num]->sr) & I2C_SR_MBB) {
Stefan Roese37628252008-08-06 14:05:38 +0200178 if ((get_ticks() - timeval) > usec2ticks(I2C_TIMEOUT))
Jon Loeligere4773be2006-10-19 11:02:16 -0500179 return -1;
Jon Loeligere4773be2006-10-19 11:02:16 -0500180 }
181
182 return 0;
183}
184
185static __inline__ int
186i2c_wait(int write)
187{
188 u32 csr;
Stefan Roese37628252008-08-06 14:05:38 +0200189 unsigned long long timeval = get_ticks();
Jon Loeligere4773be2006-10-19 11:02:16 -0500190
191 do {
Timur Tabiab347542006-11-03 19:15:00 -0600192 csr = readb(&i2c_dev[i2c_bus_num]->sr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500193 if (!(csr & I2C_SR_MIF))
194 continue;
195
Timur Tabiab347542006-11-03 19:15:00 -0600196 writeb(0x0, &i2c_dev[i2c_bus_num]->sr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500197
198 if (csr & I2C_SR_MAL) {
199 debug("i2c_wait: MAL\n");
200 return -1;
201 }
202
203 if (!(csr & I2C_SR_MCF)) {
204 debug("i2c_wait: unfinished\n");
205 return -1;
206 }
207
Joakim Tjernlundc32c5f72006-11-28 16:17:27 -0600208 if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) {
Jon Loeligere4773be2006-10-19 11:02:16 -0500209 debug("i2c_wait: No RXACK\n");
210 return -1;
211 }
212
213 return 0;
Stefan Roese37628252008-08-06 14:05:38 +0200214 } while ((get_ticks() - timeval) < usec2ticks(I2C_TIMEOUT));
Jon Loeligere4773be2006-10-19 11:02:16 -0500215
216 debug("i2c_wait: timed out\n");
217 return -1;
218}
219
220static __inline__ int
221i2c_write_addr (u8 dev, u8 dir, int rsta)
222{
223 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX
224 | (rsta ? I2C_CR_RSTA : 0),
Timur Tabiab347542006-11-03 19:15:00 -0600225 &i2c_dev[i2c_bus_num]->cr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500226
Timur Tabiab347542006-11-03 19:15:00 -0600227 writeb((dev << 1) | dir, &i2c_dev[i2c_bus_num]->dr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500228
Joakim Tjernlundc32c5f72006-11-28 16:17:27 -0600229 if (i2c_wait(I2C_WRITE_BIT) < 0)
Jon Loeligere4773be2006-10-19 11:02:16 -0500230 return 0;
231
232 return 1;
233}
234
235static __inline__ int
236__i2c_write(u8 *data, int length)
237{
238 int i;
239
240 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX,
Timur Tabiab347542006-11-03 19:15:00 -0600241 &i2c_dev[i2c_bus_num]->cr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500242
243 for (i = 0; i < length; i++) {
Timur Tabiab347542006-11-03 19:15:00 -0600244 writeb(data[i], &i2c_dev[i2c_bus_num]->dr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500245
Joakim Tjernlundc32c5f72006-11-28 16:17:27 -0600246 if (i2c_wait(I2C_WRITE_BIT) < 0)
Jon Loeligere4773be2006-10-19 11:02:16 -0500247 break;
248 }
249
250 return i;
251}
252
253static __inline__ int
254__i2c_read(u8 *data, int length)
255{
256 int i;
257
258 writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0),
Timur Tabiab347542006-11-03 19:15:00 -0600259 &i2c_dev[i2c_bus_num]->cr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500260
261 /* dummy read */
Timur Tabiab347542006-11-03 19:15:00 -0600262 readb(&i2c_dev[i2c_bus_num]->dr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500263
264 for (i = 0; i < length; i++) {
Joakim Tjernlundc32c5f72006-11-28 16:17:27 -0600265 if (i2c_wait(I2C_READ_BIT) < 0)
Jon Loeligere4773be2006-10-19 11:02:16 -0500266 break;
267
268 /* Generate ack on last next to last byte */
269 if (i == length - 2)
270 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK,
Timur Tabiab347542006-11-03 19:15:00 -0600271 &i2c_dev[i2c_bus_num]->cr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500272
273 /* Generate stop on last byte */
274 if (i == length - 1)
Timur Tabiab347542006-11-03 19:15:00 -0600275 writeb(I2C_CR_MEN | I2C_CR_TXAK, &i2c_dev[i2c_bus_num]->cr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500276
Timur Tabiab347542006-11-03 19:15:00 -0600277 data[i] = readb(&i2c_dev[i2c_bus_num]->dr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500278 }
279
280 return i;
281}
282
283int
284i2c_read(u8 dev, uint addr, int alen, u8 *data, int length)
285{
Joakim Tjernlundb648fe72007-01-31 11:04:19 +0100286 int i = -1; /* signal error */
Jon Loeligere4773be2006-10-19 11:02:16 -0500287 u8 *a = (u8*)&addr;
288
Jon Loeliger24df9772006-10-19 12:02:24 -0500289 if (i2c_wait4bus() >= 0
Joakim Tjernlundc32c5f72006-11-28 16:17:27 -0600290 && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
Joakim Tjernlundb648fe72007-01-31 11:04:19 +0100291 && __i2c_write(&a[4 - alen], alen) == alen)
292 i = 0; /* No error so far */
293
294 if (length
295 && i2c_write_addr(dev, I2C_READ_BIT, 1) != 0)
Jon Loeliger24df9772006-10-19 12:02:24 -0500296 i = __i2c_read(data, length);
Jon Loeligere4773be2006-10-19 11:02:16 -0500297
Timur Tabiab347542006-11-03 19:15:00 -0600298 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500299
Jon Loeliger24df9772006-10-19 12:02:24 -0500300 if (i == length)
301 return 0;
302
303 return -1;
Jon Loeligere4773be2006-10-19 11:02:16 -0500304}
305
306int
307i2c_write(u8 dev, uint addr, int alen, u8 *data, int length)
308{
Joakim Tjernlundb648fe72007-01-31 11:04:19 +0100309 int i = -1; /* signal error */
Jon Loeligere4773be2006-10-19 11:02:16 -0500310 u8 *a = (u8*)&addr;
311
Jon Loeliger24df9772006-10-19 12:02:24 -0500312 if (i2c_wait4bus() >= 0
Joakim Tjernlundc32c5f72006-11-28 16:17:27 -0600313 && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
Jon Loeliger24df9772006-10-19 12:02:24 -0500314 && __i2c_write(&a[4 - alen], alen) == alen) {
315 i = __i2c_write(data, length);
316 }
Jon Loeligere4773be2006-10-19 11:02:16 -0500317
Timur Tabiab347542006-11-03 19:15:00 -0600318 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
Jon Loeligere4773be2006-10-19 11:02:16 -0500319
Jon Loeliger24df9772006-10-19 12:02:24 -0500320 if (i == length)
321 return 0;
322
323 return -1;
Jon Loeligere4773be2006-10-19 11:02:16 -0500324}
325
326int
327i2c_probe(uchar chip)
328{
Joakim Tjernlundb648fe72007-01-31 11:04:19 +0100329 /* For unknow reason the controller will ACK when
330 * probing for a slave with the same address, so skip
331 * it.
Jon Loeligere4773be2006-10-19 11:02:16 -0500332 */
Joakim Tjernlundb648fe72007-01-31 11:04:19 +0100333 if (chip == (readb(&i2c_dev[i2c_bus_num]->adr) >> 1))
334 return -1;
Jon Loeligere4773be2006-10-19 11:02:16 -0500335
Joakim Tjernlundb648fe72007-01-31 11:04:19 +0100336 return i2c_read(chip, 0, 0, NULL, 0);
Jon Loeligere4773be2006-10-19 11:02:16 -0500337}
338
339uchar
340i2c_reg_read(uchar i2c_addr, uchar reg)
341{
342 uchar buf[1];
343
344 i2c_read(i2c_addr, reg, 1, buf, 1);
345
346 return buf[0];
347}
348
349void
350i2c_reg_write(uchar i2c_addr, uchar reg, uchar val)
351{
352 i2c_write(i2c_addr, reg, 1, &val, 1);
353}
354
Timur Tabiab347542006-11-03 19:15:00 -0600355int i2c_set_bus_num(unsigned int bus)
356{
357#ifdef CFG_I2C2_OFFSET
358 if (bus > 1) {
359#else
360 if (bus > 0) {
361#endif
362 return -1;
363 }
364
365 i2c_bus_num = bus;
366
367 return 0;
368}
369
370int i2c_set_bus_speed(unsigned int speed)
371{
Timur Tabib301fda2008-03-14 17:45:29 -0500372 unsigned int i2c_clk = (i2c_bus_num == 1) ? gd->i2c2_clk : gd->i2c1_clk;
373
374 writeb(0, &i2c_dev[i2c_bus_num]->cr); /* stop controller */
375 i2c_bus_speed[i2c_bus_num] =
376 set_i2c_bus_speed(i2c_dev[i2c_bus_num], i2c_clk, speed);
377 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); /* start controller */
378
379 return 0;
Timur Tabiab347542006-11-03 19:15:00 -0600380}
381
382unsigned int i2c_get_bus_num(void)
383{
384 return i2c_bus_num;
385}
386
387unsigned int i2c_get_bus_speed(void)
388{
Timur Tabib301fda2008-03-14 17:45:29 -0500389 return i2c_bus_speed[i2c_bus_num];
Timur Tabiab347542006-11-03 19:15:00 -0600390}
Timur Tabib301fda2008-03-14 17:45:29 -0500391
Jon Loeligere4773be2006-10-19 11:02:16 -0500392#endif /* CONFIG_HARD_I2C */