blob: 566777cf7fb639a917a448aa4e8a1c89f0ee991c [file] [log] [blame]
Joe Hammanccefae42007-12-13 06:45:08 -06001/*
Paul Gortmakerf2479532009-09-18 19:08:46 -04002 * Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
3 *
Joe Hammanccefae42007-12-13 06:45:08 -06004 * Copyright 2007 Embedded Specialties, Inc.
5 *
6 * Copyright 2004, 2007 Freescale Semiconductor.
7 *
8 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
9 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Joe Hammanccefae42007-12-13 06:45:08 -060011 */
12
13#include <common.h>
14#include <pci.h>
15#include <asm/processor.h>
16#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050017#include <asm/fsl_pci.h>
York Sunf0626592013-09-30 09:22:09 -070018#include <fsl_ddr_sdram.h>
Kumar Gala3d020382010-12-15 04:55:20 -060019#include <asm/fsl_serdes.h>
Jon Loeligerde9737d2008-03-04 10:03:03 -060020#include <spd_sdram.h>
Paul Gortmaker68ca8e82009-09-18 19:08:44 -040021#include <netdev.h>
22#include <tsec.h>
Joe Hammanccefae42007-12-13 06:45:08 -060023#include <miiphy.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090024#include <linux/libfdt.h>
Joe Hammanccefae42007-12-13 06:45:08 -060025#include <fdt_support.h>
26
Joe Hammanccefae42007-12-13 06:45:08 -060027void local_bus_init(void);
Joe Hammanccefae42007-12-13 06:45:08 -060028
29int board_early_init_f (void)
30{
31 return 0;
32}
33
34int checkboard (void)
35{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
37 volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
Joe Hammanccefae42007-12-13 06:45:08 -060038
39 printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
Paul Gortmaker534e3022009-09-20 20:36:03 -040040 in_8(rev) >> 4);
Joe Hammanccefae42007-12-13 06:45:08 -060041
42 /*
43 * Initialize local bus.
44 */
45 local_bus_init ();
46
Paul Gortmaker534e3022009-09-20 20:36:03 -040047 out_be32(&ecm->eedr, 0xffffffff); /* clear ecm errors */
48 out_be32(&ecm->eeer, 0xffffffff); /* enable ecm errors */
Joe Hammanccefae42007-12-13 06:45:08 -060049 return 0;
50}
51
Joe Hammanccefae42007-12-13 06:45:08 -060052/*
53 * Initialize Local Bus
54 */
55void
56local_bus_init(void)
57{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Bruce0d4cee12010-06-17 11:37:20 -050059 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Joe Hammanccefae42007-12-13 06:45:08 -060060
Paul Gortmakerf5774222011-12-30 23:53:13 -050061 uint clkdiv, lbc_mhz, lcrr = CONFIG_SYS_LBC_LCRR;
Joe Hammanccefae42007-12-13 06:45:08 -060062 sys_info_t sysinfo;
63
64 get_sys_info(&sysinfo);
Paul Gortmakerf5774222011-12-30 23:53:13 -050065
Prabhakar Kushwahad1698082013-08-16 14:52:26 +053066 lbc_mhz = sysinfo.freq_localbus / 1000000;
67 clkdiv = sysinfo.freq_systembus / sysinfo.freq_localbus;
Paul Gortmakerf5774222011-12-30 23:53:13 -050068
69 debug("LCRR=0x%x, CD=%d, MHz=%d\n", lcrr, clkdiv, lbc_mhz);
Joe Hammanccefae42007-12-13 06:45:08 -060070
Paul Gortmaker534e3022009-09-20 20:36:03 -040071 out_be32(&gur->lbiuiplldcr1, 0x00078080);
Joe Hammanccefae42007-12-13 06:45:08 -060072 if (clkdiv == 16) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040073 out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060074 } else if (clkdiv == 8) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040075 out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060076 } else if (clkdiv == 4) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040077 out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060078 }
79
Paul Gortmakerf5774222011-12-30 23:53:13 -050080 /*
81 * Local Bus Clock > 83.3 MHz. According to timing
82 * specifications set LCRR[EADC] to 2 delay cycles.
83 */
84 if (lbc_mhz > 83) {
85 lcrr &= ~LCRR_EADC;
86 lcrr |= LCRR_EADC_2;
87 }
88
89 /*
90 * According to MPC8548ERMAD Rev. 1.3, 13.3.1.16, 13-30
91 * disable PLL bypass for Local Bus Clock > 83 MHz.
92 */
93 if (lbc_mhz >= 66)
94 lcrr &= (~LCRR_DBYP); /* DLL Enabled */
Joe Hammanccefae42007-12-13 06:45:08 -060095
Paul Gortmakerf5774222011-12-30 23:53:13 -050096 else
97 lcrr |= LCRR_DBYP; /* DLL Bypass */
98
99 out_be32(&lbc->lcrr, lcrr);
Joe Hammanccefae42007-12-13 06:45:08 -0600100 asm("sync;isync;msync");
101
Paul Gortmakerf5774222011-12-30 23:53:13 -0500102 /*
103 * According to MPC8548ERMAD Rev.1.3 read back LCRR
104 * and terminate with isync
105 */
106 lcrr = in_be32(&lbc->lcrr);
107 asm ("isync;");
108
109 /* let DLL stabilize */
110 udelay(500);
111
Paul Gortmaker534e3022009-09-20 20:36:03 -0400112 out_be32(&lbc->ltesr, 0xffffffff); /* Clear LBC error IRQs */
113 out_be32(&lbc->lteir, 0xffffffff); /* Enable LBC error IRQs */
Joe Hammanccefae42007-12-13 06:45:08 -0600114}
115
116/*
117 * Initialize SDRAM memory on the Local Bus.
118 */
Becky Bruceb88d3d02010-12-17 17:17:57 -0600119void lbc_sdram_init(void)
Joe Hammanccefae42007-12-13 06:45:08 -0600120{
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400121#if defined(CONFIG_SYS_LBC_SDRAM_SIZE)
Joe Hammanccefae42007-12-13 06:45:08 -0600122
123 uint idx;
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500124 const unsigned long size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500125 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500127 uint *sdram_addr2 = (uint *)(CONFIG_SYS_LBC_SDRAM_BASE + size/2);
Joe Hammanccefae42007-12-13 06:45:08 -0600128
129 puts(" SDRAM: ");
130
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500131 print_size(size, "\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600132
133 /*
134 * Setup SDRAM Base and Option Registers
135 */
Becky Bruce0d4cee12010-06-17 11:37:20 -0500136 set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
137 set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
138 set_lbc_or(4, CONFIG_SYS_OR4_PRELIM);
139 set_lbc_br(4, CONFIG_SYS_BR4_PRELIM);
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400140
Paul Gortmaker534e3022009-09-20 20:36:03 -0400141 out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
Joe Hammanccefae42007-12-13 06:45:08 -0600142 asm("msync");
143
Paul Gortmaker534e3022009-09-20 20:36:03 -0400144 out_be32(&lbc->lsrt, CONFIG_SYS_LBC_LSRT);
145 out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
Joe Hammanccefae42007-12-13 06:45:08 -0600146 asm("msync");
147
148 /*
Joe Hammanccefae42007-12-13 06:45:08 -0600149 * Issue PRECHARGE ALL command.
150 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500151 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_PCHALL);
Joe Hammanccefae42007-12-13 06:45:08 -0600152 asm("sync;msync");
153 *sdram_addr = 0xff;
154 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500155 *sdram_addr2 = 0xff;
156 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600157 udelay(100);
158
159 /*
160 * Issue 8 AUTO REFRESH commands.
161 */
162 for (idx = 0; idx < 8; idx++) {
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500163 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_ARFRSH);
Joe Hammanccefae42007-12-13 06:45:08 -0600164 asm("sync;msync");
165 *sdram_addr = 0xff;
166 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500167 *sdram_addr2 = 0xff;
168 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600169 udelay(100);
170 }
171
172 /*
173 * Issue 8 MODE-set command.
174 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500175 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_MRW);
Joe Hammanccefae42007-12-13 06:45:08 -0600176 asm("sync;msync");
177 *sdram_addr = 0xff;
178 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500179 *sdram_addr2 = 0xff;
180 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600181 udelay(100);
182
183 /*
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500184 * Issue RFEN command.
Joe Hammanccefae42007-12-13 06:45:08 -0600185 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500186 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_RFEN);
Joe Hammanccefae42007-12-13 06:45:08 -0600187 asm("sync;msync");
188 *sdram_addr = 0xff;
189 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500190 *sdram_addr2 = 0xff;
191 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600192 udelay(200); /* Overkill. Must wait > 200 bus cycles */
193
194#endif /* enable SDRAM init */
195}
196
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#if defined(CONFIG_SYS_DRAM_TEST)
Joe Hammanccefae42007-12-13 06:45:08 -0600198int
199testdram(void)
200{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201 uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
202 uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
Joe Hammanccefae42007-12-13 06:45:08 -0600203 uint *p;
204
205 printf("Testing DRAM from 0x%08x to 0x%08x\n",
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206 CONFIG_SYS_MEMTEST_START,
207 CONFIG_SYS_MEMTEST_END);
Joe Hammanccefae42007-12-13 06:45:08 -0600208
209 printf("DRAM test phase 1:\n");
210 for (p = pstart; p < pend; p++)
211 *p = 0xaaaaaaaa;
212
213 for (p = pstart; p < pend; p++) {
214 if (*p != 0xaaaaaaaa) {
215 printf ("DRAM test fails at: %08x\n", (uint) p);
216 return 1;
217 }
218 }
219
220 printf("DRAM test phase 2:\n");
221 for (p = pstart; p < pend; p++)
222 *p = 0x55555555;
223
224 for (p = pstart; p < pend; p++) {
225 if (*p != 0x55555555) {
226 printf ("DRAM test fails at: %08x\n", (uint) p);
227 return 1;
228 }
229 }
230
231 printf("DRAM test passed.\n");
232 return 0;
233}
234#endif
235
Paul Gortmakerf78c7ce2009-09-18 19:08:39 -0400236#ifdef CONFIG_PCI1
237static struct pci_controller pci1_hose;
238#endif /* CONFIG_PCI1 */
Joe Hammanccefae42007-12-13 06:45:08 -0600239
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400240#ifdef CONFIG_PCI
Joe Hammanccefae42007-12-13 06:45:08 -0600241void
242pci_init_board(void)
243{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400245 int first_free_busno = 0;
Joe Hammanccefae42007-12-13 06:45:08 -0600246
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400247#ifdef CONFIG_PCI1
Kumar Gala488ec022010-12-17 10:30:44 -0600248 struct fsl_pci_info pci_info;
249 u32 devdisr = in_be32(&gur->devdisr);
250 u32 pordevsr = in_be32(&gur->pordevsr);
251 u32 porpllsr = in_be32(&gur->porpllsr);
252
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400253 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
254 uint pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;
255 uint pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
256 uint pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
257 uint pci_speed = CONFIG_SYS_CLK_FREQ; /* get_clock_freq() */
258
Peter Tyser2b91f712010-10-29 17:59:24 -0500259 printf("PCI: Host, %d bit, %s MHz, %s, %s\n",
Joe Hammanccefae42007-12-13 06:45:08 -0600260 (pci_32) ? 32 : 64,
Paul Gortmakerbc4e99c2009-09-18 19:08:40 -0400261 (pci_speed == 33000000) ? "33" :
262 (pci_speed == 66000000) ? "66" : "unknown",
Joe Hammanccefae42007-12-13 06:45:08 -0600263 pci_clk_sel ? "sync" : "async",
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400264 pci_arb ? "arbiter" : "external-arbiter");
Joe Hammanccefae42007-12-13 06:45:08 -0600265
Kumar Gala488ec022010-12-17 10:30:44 -0600266 SET_STD_PCI_INFO(pci_info, 1);
267 set_next_law(pci_info.mem_phys,
268 law_size_bits(pci_info.mem_size), pci_info.law);
269 set_next_law(pci_info.io_phys,
270 law_size_bits(pci_info.io_size), pci_info.law);
271
272 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Galab83ff072009-11-04 01:29:04 -0600273 &pci1_hose, first_free_busno);
Joe Hammanccefae42007-12-13 06:45:08 -0600274 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500275 printf("PCI: disabled\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600276 }
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400277
278 puts("\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600279#else
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400280 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Joe Hammanccefae42007-12-13 06:45:08 -0600281#endif
282
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400283 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable PCI2 */
Joe Hammanccefae42007-12-13 06:45:08 -0600284
Kumar Gala488ec022010-12-17 10:30:44 -0600285 fsl_pcie_init_board(first_free_busno);
Joe Hammanccefae42007-12-13 06:45:08 -0600286}
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400287#endif
Joe Hammanccefae42007-12-13 06:45:08 -0600288
Paul Gortmaker68ca8e82009-09-18 19:08:44 -0400289int board_eth_init(bd_t *bis)
290{
291 tsec_standard_init(bis);
292 pci_eth_init(bis);
293 return 0; /* otherwise cpu_eth_init gets run */
294}
295
Joe Hammanccefae42007-12-13 06:45:08 -0600296int last_stage_init(void)
297{
298 return 0;
299}
300
301#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glass2aec3cc2014-10-23 18:58:47 -0600302int ft_board_setup(void *blob, bd_t *bd)
Kumar Galac10a0c42008-10-21 08:28:33 -0500303{
304 ft_cpu_setup(blob, bd);
Kumar Galad0f27d32010-07-08 22:37:44 -0500305
306#ifdef CONFIG_FSL_PCI_INIT
307 FT_FSL_PCI_SETUP;
Joe Hammanccefae42007-12-13 06:45:08 -0600308#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600309
310 return 0;
Joe Hammanccefae42007-12-13 06:45:08 -0600311}
312#endif