blob: 0d69316862da8a28f8fd42d254e3c0d52d903a53 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Peter Howard9ed4f702015-03-23 09:19:56 +11002/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Peter Howard9ed4f702015-03-23 09:19:56 +11008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
Peter Howard9ed4f702015-03-23 09:19:56 +110016
17/*
18 * SoC Configuration
19 */
Peter Howard9ed4f702015-03-23 09:19:56 +110020#define CONFIG_SYS_OSCIN_FREQ 24000000
21#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
22#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Peter Howard9ed4f702015-03-23 09:19:56 +110023
24/*
25 * Memory Info
26 */
Peter Howard9ed4f702015-03-23 09:19:56 +110027#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
28#define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
29#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
30
Adam Ford1264bdf2019-02-25 21:53:46 -060031#define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
32#define CONFIG_SPL_BSS_MAX_SIZE 0x1080000
33
Peter Howard9ed4f702015-03-23 09:19:56 +110034/* memtest start addr */
Peter Howard9ed4f702015-03-23 09:19:56 +110035
36/* memtest will be run on 16MB */
Peter Howard9ed4f702015-03-23 09:19:56 +110037
Peter Howard9ed4f702015-03-23 09:19:56 +110038#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
39 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
40 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
41 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
42 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
43 DAVINCI_SYSCFG_SUSPSRC_I2C)
44
45/*
46 * PLL configuration
47 */
Peter Howard9ed4f702015-03-23 09:19:56 +110048
David Lechner5425f2d2018-03-14 20:36:30 -050049/* Requires CONFIG_SYS_DA850_PLL0_POSTDIV=0, set in Kconfig */
50#define CONFIG_SYS_DA850_PLL0_PLLM 18
Peter Howard9ed4f702015-03-23 09:19:56 +110051#define CONFIG_SYS_DA850_PLL1_PLLM 21
52
53/*
Fabien Parent7b3cece2016-11-29 14:23:39 +010054 * DDR2 memory configuration
55 */
56#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
57 DV_DDR_PHY_EXT_STRBEN | \
58 (0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
59
60#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
61 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
62 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
63 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
64 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
65 (4 << DV_DDR_SDCR_CL_SHIFT) | \
66 (3 << DV_DDR_SDCR_IBANK_SHIFT) | \
67 (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
68
69/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
70#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
71
72#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
73 (19 << DV_DDR_SDTMR1_RFC_SHIFT) | \
74 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
75 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
76 (2 << DV_DDR_SDTMR1_WR_SHIFT) | \
77 (6 << DV_DDR_SDTMR1_RAS_SHIFT) | \
78 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
79 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
80 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
81
82#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
83 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
84 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
85 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
Sekhar Norid53dbf32017-06-02 18:07:12 +053086 (20 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
Fabien Parent7b3cece2016-11-29 14:23:39 +010087 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
88 (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \
89 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
90
91#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000492
92#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
93
94/*
Peter Howard9ed4f702015-03-23 09:19:56 +110095 * Serial Driver info
96 */
Lokesh Vutlad601a6e2018-03-16 18:52:21 +053097#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Peter Howard9ed4f702015-03-23 09:19:56 +110098
Peter Howard9ed4f702015-03-23 09:19:56 +110099#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
100#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Peter Howard9ed4f702015-03-23 09:19:56 +1100101
Peter Howard9ed4f702015-03-23 09:19:56 +1100102/*
103 * I2C Configuration
104 */
Peter Howard9ed4f702015-03-23 09:19:56 +1100105#define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
106#define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
107#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
108
109/*
110 * Flash & Environment
111 */
Miquel Raynald0935362019-10-03 19:50:03 +0200112#ifdef CONFIG_MTD_RAW_NAND
Peter Howard9ed4f702015-03-23 09:19:56 +1100113#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
114#define CONFIG_SYS_NAND_PAGE_2K
Peter Howard9ed4f702015-03-23 09:19:56 +1100115#define CONFIG_SYS_NAND_CS 3
116#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Fabien Parentfd429162016-11-29 14:31:31 +0100117#define CONFIG_SYS_NAND_MASK_CLE 0x10
Fabien Parent5e0e3ce2016-11-29 14:31:32 +0100118#define CONFIG_SYS_NAND_MASK_ALE 0x8
Peter Howard9ed4f702015-03-23 09:19:56 +1100119#undef CONFIG_SYS_NAND_HW_ECC
120#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100121#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
Fabien Parent7f040722016-12-05 19:15:21 +0100122#define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
Fabien Parenta1bd5122016-12-05 19:15:20 +0100123#define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100124#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
125#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
126#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
127 CONFIG_SYS_NAND_U_BOOT_SIZE - \
128 CONFIG_SYS_MALLOC_LEN - \
129 GENERATED_GBL_DATA_SIZE)
130#define CONFIG_SYS_NAND_ECCPOS { \
Fabien Parent7f040722016-12-05 19:15:21 +0100131 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
132 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
133 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
134 54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100135#define CONFIG_SYS_NAND_ECCSIZE 512
136#define CONFIG_SYS_NAND_ECCBYTES 10
Peter Howard9ed4f702015-03-23 09:19:56 +1100137#endif
138
Peter Howard9ed4f702015-03-23 09:19:56 +1100139/*
Peter Howard9ed4f702015-03-23 09:19:56 +1100140 * U-Boot general configuration
141 */
Peter Howard9ed4f702015-03-23 09:19:56 +1100142#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Peter Howard9ed4f702015-03-23 09:19:56 +1100143#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
Peter Howard9ed4f702015-03-23 09:19:56 +1100144
145/*
Adam Forde95dd042019-08-12 16:45:21 -0500146 * USB Configs
147 */
148#define CONFIG_USB_OHCI_NEW
149#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
150
151/*
Peter Howard9ed4f702015-03-23 09:19:56 +1100152 * Linux Information
153 */
154#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Sekhar Norib261dce2017-04-06 14:52:55 +0530155
156#define DEFAULT_LINUX_BOOT_ENV \
157 "loadaddr=0xc0700000\0" \
Fabien Parent6b70b132016-11-29 17:15:03 +0100158 "fdtaddr=0xc0600000\0" \
Sekhar Norib261dce2017-04-06 14:52:55 +0530159 "scriptaddr=0xc0600000\0"
160
Sekhar Nori5bf93902017-04-06 14:52:57 +0530161#include <environment/ti/mmc.h>
162
Sekhar Norib261dce2017-04-06 14:52:55 +0530163#define CONFIG_EXTRA_ENV_SETTINGS \
164 DEFAULT_LINUX_BOOT_ENV \
Sekhar Nori5bf93902017-04-06 14:52:57 +0530165 DEFAULT_MMC_TI_ARGS \
166 "bootpart=0:2\0" \
167 "bootdir=/boot\0" \
168 "bootfile=zImage\0" \
Fabien Parent6b70b132016-11-29 17:15:03 +0100169 "fdtfile=da850-lcdk.dtb\0" \
Sekhar Nori5bf93902017-04-06 14:52:57 +0530170 "boot_fdt=yes\0" \
171 "boot_fit=0\0" \
172 "console=ttyS2,115200n8\0"
Peter Howard9ed4f702015-03-23 09:19:56 +1100173
Peter Howard9ed4f702015-03-23 09:19:56 +1100174/* SD/MMC */
Peter Howard9ed4f702015-03-23 09:19:56 +1100175
Peter Howard9ed4f702015-03-23 09:19:56 +1100176/* defines for SPL */
Peter Howard9ed4f702015-03-23 09:19:56 +1100177#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
178 CONFIG_SYS_MALLOC_LEN)
179#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Peter Howard9ed4f702015-03-23 09:19:56 +1100180#define CONFIG_SPL_STACK 0x8001ff00
Peter Howard9ed4f702015-03-23 09:19:56 +1100181#define CONFIG_SPL_MAX_FOOTPRINT 32768
182#define CONFIG_SPL_PAD_TO 32768
Peter Howard9ed4f702015-03-23 09:19:56 +1100183
184/* additions for new relocation code, must added to all boards */
185#define CONFIG_SYS_SDRAM_BASE 0xc0000000
186#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
187 GENERATED_GBL_DATA_SIZE)
Simon Glassce3574f2017-05-17 08:23:09 -0600188
189#include <asm/arch/hardware.h>
190
Peter Howard9ed4f702015-03-23 09:19:56 +1100191#endif /* __CONFIG_H */