Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 2 | /* |
| 3 | * |
| 4 | * Common functions for OMAP4 based boards |
| 5 | * |
| 6 | * (C) Copyright 2010 |
| 7 | * Texas Instruments, <www.ti.com> |
| 8 | * |
| 9 | * Author : |
| 10 | * Aneesh V <aneesh@ti.com> |
| 11 | * Steve Sakoman <steve@sakoman.com> |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 12 | */ |
| 13 | #include <common.h> |
Lokesh Vutla | d999d05 | 2016-11-23 13:25:28 +0530 | [diff] [blame] | 14 | #include <palmas.h> |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 15 | #include <asm/armv7.h> |
| 16 | #include <asm/arch/cpu.h> |
| 17 | #include <asm/arch/sys_proto.h> |
Alexey Brodkin | 267d8e2 | 2014-02-26 17:47:58 +0400 | [diff] [blame] | 18 | #include <linux/sizes.h> |
Sricharan | 62a8650 | 2011-11-15 09:50:00 -0500 | [diff] [blame] | 19 | #include <asm/emif.h> |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 20 | #include <asm/arch/gpio.h> |
SRICHARAN R | 4b1b61c | 2013-04-24 00:41:22 +0000 | [diff] [blame] | 21 | #include <asm/omap_common.h> |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 22 | |
SRICHARAN R | 4b1b61c | 2013-04-24 00:41:22 +0000 | [diff] [blame] | 23 | u32 *const omap_si_rev = (u32 *)OMAP_SRAM_SCRATCH_OMAP_REV; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 24 | |
| 25 | static const struct gpio_bank gpio_bank_44xx[6] = { |
Tom Rini | 7bc2bca | 2015-07-31 19:55:09 -0400 | [diff] [blame] | 26 | { (void *)OMAP44XX_GPIO1_BASE }, |
| 27 | { (void *)OMAP44XX_GPIO2_BASE }, |
| 28 | { (void *)OMAP44XX_GPIO3_BASE }, |
| 29 | { (void *)OMAP44XX_GPIO4_BASE }, |
| 30 | { (void *)OMAP44XX_GPIO5_BASE }, |
| 31 | { (void *)OMAP44XX_GPIO6_BASE }, |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 32 | }; |
| 33 | |
| 34 | const struct gpio_bank *const omap_gpio_bank = gpio_bank_44xx; |
| 35 | |
| 36 | #ifdef CONFIG_SPL_BUILD |
| 37 | /* |
| 38 | * Some tuning of IOs for optimal power and performance |
| 39 | */ |
| 40 | void do_io_settings(void) |
| 41 | { |
| 42 | u32 lpddr2io; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 43 | |
| 44 | u32 omap4_rev = omap_revision(); |
| 45 | |
| 46 | if (omap4_rev == OMAP4430_ES1_0) |
| 47 | lpddr2io = CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN; |
| 48 | else if (omap4_rev == OMAP4430_ES2_0) |
| 49 | lpddr2io = CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER; |
| 50 | else |
| 51 | lpddr2io = CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN; |
| 52 | |
| 53 | /* EMIF1 */ |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 54 | writel(lpddr2io, (*ctrl)->control_lpddr2io1_0); |
| 55 | writel(lpddr2io, (*ctrl)->control_lpddr2io1_1); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 56 | /* No pull for GR10 as per hw team's recommendation */ |
| 57 | writel(lpddr2io & ~LPDDR2IO_GR10_WD_MASK, |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 58 | (*ctrl)->control_lpddr2io1_2); |
| 59 | writel(CONTROL_LPDDR2IO_3_VAL, (*ctrl)->control_lpddr2io1_3); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 60 | |
| 61 | /* EMIF2 */ |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 62 | writel(lpddr2io, (*ctrl)->control_lpddr2io2_0); |
| 63 | writel(lpddr2io, (*ctrl)->control_lpddr2io2_1); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 64 | /* No pull for GR10 as per hw team's recommendation */ |
| 65 | writel(lpddr2io & ~LPDDR2IO_GR10_WD_MASK, |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 66 | (*ctrl)->control_lpddr2io2_2); |
| 67 | writel(CONTROL_LPDDR2IO_3_VAL, (*ctrl)->control_lpddr2io2_3); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 68 | |
| 69 | /* |
| 70 | * Some of these settings (TRIM values) come from eFuse and are |
| 71 | * in turn programmed in the eFuse at manufacturing time after |
| 72 | * calibration of the device. Do the software over-ride only if |
| 73 | * the device is not correctly trimmed |
| 74 | */ |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 75 | if (!(readl((*ctrl)->control_std_fuse_opp_bgap) & 0xFFFF)) { |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 76 | |
| 77 | writel(LDOSRAM_VOLT_CTRL_OVERRIDE, |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 78 | (*ctrl)->control_ldosram_iva_voltage_ctrl); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 79 | |
| 80 | writel(LDOSRAM_VOLT_CTRL_OVERRIDE, |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 81 | (*ctrl)->control_ldosram_mpu_voltage_ctrl); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 82 | |
| 83 | writel(LDOSRAM_VOLT_CTRL_OVERRIDE, |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 84 | (*ctrl)->control_ldosram_core_voltage_ctrl); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 85 | } |
| 86 | |
Aneesh V | 8ed98d8 | 2011-11-21 23:39:05 +0000 | [diff] [blame] | 87 | /* |
| 88 | * Over-ride the register |
| 89 | * i. unconditionally for all 4430 |
| 90 | * ii. only if un-trimmed for 4460 |
| 91 | */ |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 92 | if (!readl((*ctrl)->control_efuse_1)) |
| 93 | writel(CONTROL_EFUSE_1_OVERRIDE, (*ctrl)->control_efuse_1); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 94 | |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 95 | if ((omap4_rev < OMAP4460_ES1_0) || !readl((*ctrl)->control_efuse_2)) |
| 96 | writel(CONTROL_EFUSE_2_OVERRIDE, (*ctrl)->control_efuse_2); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 97 | } |
Robert P. J. Day | 3037e52 | 2012-11-13 08:12:08 +0000 | [diff] [blame] | 98 | #endif /* CONFIG_SPL_BUILD */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 99 | |
Lokesh Vutla | 0f42de6 | 2012-05-22 00:03:25 +0000 | [diff] [blame] | 100 | /* dummy fuction for omap4 */ |
| 101 | void config_data_eye_leveling_samples(u32 emif_base) |
| 102 | { |
| 103 | } |
| 104 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 105 | void init_omap_revision(void) |
| 106 | { |
| 107 | /* |
| 108 | * For some of the ES2/ES1 boards ID_CODE is not reliable: |
| 109 | * Also, ES1 and ES2 have different ARM revisions |
| 110 | * So use ARM revision for identification |
| 111 | */ |
| 112 | unsigned int arm_rev = cortex_rev(); |
| 113 | |
| 114 | switch (arm_rev) { |
| 115 | case MIDR_CORTEX_A9_R0P1: |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 116 | *omap_si_rev = OMAP4430_ES1_0; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 117 | break; |
| 118 | case MIDR_CORTEX_A9_R1P2: |
| 119 | switch (readl(CONTROL_ID_CODE)) { |
| 120 | case OMAP4_CONTROL_ID_CODE_ES2_0: |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 121 | *omap_si_rev = OMAP4430_ES2_0; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 122 | break; |
| 123 | case OMAP4_CONTROL_ID_CODE_ES2_1: |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 124 | *omap_si_rev = OMAP4430_ES2_1; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 125 | break; |
| 126 | case OMAP4_CONTROL_ID_CODE_ES2_2: |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 127 | *omap_si_rev = OMAP4430_ES2_2; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 128 | break; |
| 129 | default: |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 130 | *omap_si_rev = OMAP4430_ES2_0; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 131 | break; |
| 132 | } |
| 133 | break; |
| 134 | case MIDR_CORTEX_A9_R1P3: |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 135 | *omap_si_rev = OMAP4430_ES2_3; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 136 | break; |
| 137 | case MIDR_CORTEX_A9_R2P10: |
Aneesh V | a04c304 | 2011-11-21 23:39:03 +0000 | [diff] [blame] | 138 | switch (readl(CONTROL_ID_CODE)) { |
Taras Kondratiuk | 1fc9437 | 2013-08-06 15:18:48 +0300 | [diff] [blame] | 139 | case OMAP4470_CONTROL_ID_CODE_ES1_0: |
| 140 | *omap_si_rev = OMAP4470_ES1_0; |
| 141 | break; |
Aneesh V | a04c304 | 2011-11-21 23:39:03 +0000 | [diff] [blame] | 142 | case OMAP4460_CONTROL_ID_CODE_ES1_1: |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 143 | *omap_si_rev = OMAP4460_ES1_1; |
Aneesh V | a04c304 | 2011-11-21 23:39:03 +0000 | [diff] [blame] | 144 | break; |
| 145 | case OMAP4460_CONTROL_ID_CODE_ES1_0: |
| 146 | default: |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 147 | *omap_si_rev = OMAP4460_ES1_0; |
Aneesh V | a04c304 | 2011-11-21 23:39:03 +0000 | [diff] [blame] | 148 | break; |
| 149 | } |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 150 | break; |
| 151 | default: |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 152 | *omap_si_rev = OMAP4430_SILICON_ID_INVALID; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 153 | break; |
| 154 | } |
| 155 | } |
| 156 | |
Paul Kocialkowski | d76b8b9 | 2015-08-27 19:37:10 +0200 | [diff] [blame] | 157 | void omap_die_id(unsigned int *die_id) |
| 158 | { |
| 159 | die_id[0] = readl((*ctrl)->control_std_fuse_die_id_0); |
| 160 | die_id[1] = readl((*ctrl)->control_std_fuse_die_id_1); |
| 161 | die_id[2] = readl((*ctrl)->control_std_fuse_die_id_2); |
| 162 | die_id[3] = readl((*ctrl)->control_std_fuse_die_id_3); |
| 163 | } |
| 164 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 165 | #ifndef CONFIG_SYS_L2CACHE_OFF |
| 166 | void v7_outer_cache_enable(void) |
| 167 | { |
Nishanth Menon | 19e1fdf | 2015-03-09 17:12:03 -0500 | [diff] [blame] | 168 | omap_smc1(OMAP4_SERVICE_PL310_CONTROL_REG_SET, 1); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 169 | } |
| 170 | |
| 171 | void v7_outer_cache_disable(void) |
| 172 | { |
Nishanth Menon | 19e1fdf | 2015-03-09 17:12:03 -0500 | [diff] [blame] | 173 | omap_smc1(OMAP4_SERVICE_PL310_CONTROL_REG_SET, 0); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 174 | } |
Robert P. J. Day | 3037e52 | 2012-11-13 08:12:08 +0000 | [diff] [blame] | 175 | #endif /* !CONFIG_SYS_L2CACHE_OFF */ |
Lokesh Vutla | d999d05 | 2016-11-23 13:25:28 +0530 | [diff] [blame] | 176 | |
| 177 | void vmmc_pbias_config(uint voltage) |
| 178 | { |
| 179 | u32 value = 0; |
| 180 | |
| 181 | value = readl((*ctrl)->control_pbiaslite); |
| 182 | value &= ~(MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ); |
| 183 | writel(value, (*ctrl)->control_pbiaslite); |
| 184 | value = readl((*ctrl)->control_pbiaslite); |
| 185 | value |= MMC1_PBIASLITE_VMODE | MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ; |
| 186 | writel(value, (*ctrl)->control_pbiaslite); |
| 187 | } |