blob: a1b74e3bd79905e165a2c55421a516c9a7ebce34 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Lei Wen142c8f92011-06-28 21:50:06 +00002/*
3 * Copyright 2011, Marvell Semiconductor Inc.
4 * Lei Wen <leiwen@marvell.com>
5 *
Lei Wen142c8f92011-06-28 21:50:06 +00006 * Back ported to the 8xx platform (from the 8260 platform) by
7 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
8 */
9#ifndef __SDHCI_HW_H
10#define __SDHCI_HW_H
11
Simon Glass4dcacfc2020-05-10 11:40:13 -060012#include <linux/bitops.h>
Masahiro Yamada32d12132020-02-14 16:40:22 +090013#include <linux/types.h>
Lei Wen142c8f92011-06-28 21:50:06 +000014#include <asm/io.h>
Lei Wen5a1108e2011-10-08 04:14:56 +000015#include <mmc.h>
Simon Glassa30d4ba2015-01-05 20:05:38 -070016#include <asm/gpio.h>
Lei Wen5a1108e2011-10-08 04:14:56 +000017
Lei Wen142c8f92011-06-28 21:50:06 +000018/*
19 * Controller registers
20 */
21
22#define SDHCI_DMA_ADDRESS 0x00
23
24#define SDHCI_BLOCK_SIZE 0x04
25#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
26
27#define SDHCI_BLOCK_COUNT 0x06
28
29#define SDHCI_ARGUMENT 0x08
30
31#define SDHCI_TRANSFER_MODE 0x0C
Jaehoon Chung07d012c2016-12-30 15:30:19 +090032#define SDHCI_TRNS_DMA BIT(0)
33#define SDHCI_TRNS_BLK_CNT_EN BIT(1)
34#define SDHCI_TRNS_ACMD12 BIT(2)
35#define SDHCI_TRNS_READ BIT(4)
36#define SDHCI_TRNS_MULTI BIT(5)
Lei Wen142c8f92011-06-28 21:50:06 +000037
38#define SDHCI_COMMAND 0x0E
39#define SDHCI_CMD_RESP_MASK 0x03
40#define SDHCI_CMD_CRC 0x08
41#define SDHCI_CMD_INDEX 0x10
42#define SDHCI_CMD_DATA 0x20
43#define SDHCI_CMD_ABORTCMD 0xC0
44
45#define SDHCI_CMD_RESP_NONE 0x00
46#define SDHCI_CMD_RESP_LONG 0x01
47#define SDHCI_CMD_RESP_SHORT 0x02
48#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
49
50#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
51#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
52
53#define SDHCI_RESPONSE 0x10
54
55#define SDHCI_BUFFER 0x20
56
57#define SDHCI_PRESENT_STATE 0x24
Jaehoon Chung07d012c2016-12-30 15:30:19 +090058#define SDHCI_CMD_INHIBIT BIT(0)
59#define SDHCI_DATA_INHIBIT BIT(1)
Sean Andersonf96f96d2023-10-27 16:57:03 -040060#define SDHCI_DAT_ACTIVE BIT(2)
Jaehoon Chung07d012c2016-12-30 15:30:19 +090061#define SDHCI_DOING_WRITE BIT(8)
62#define SDHCI_DOING_READ BIT(9)
63#define SDHCI_SPACE_AVAILABLE BIT(10)
64#define SDHCI_DATA_AVAILABLE BIT(11)
65#define SDHCI_CARD_PRESENT BIT(16)
66#define SDHCI_CARD_STATE_STABLE BIT(17)
67#define SDHCI_CARD_DETECT_PIN_LEVEL BIT(18)
68#define SDHCI_WRITE_PROTECT BIT(19)
Stephen Carlson8cd31282021-08-17 12:46:41 -070069#define SDHCI_DATA_LVL_MASK 0x00F00000
70#define SDHCI_DATA_0_LVL_MASK BIT(20)
Lei Wen142c8f92011-06-28 21:50:06 +000071
72#define SDHCI_HOST_CONTROL 0x28
Jaehoon Chung07d012c2016-12-30 15:30:19 +090073#define SDHCI_CTRL_LED BIT(0)
74#define SDHCI_CTRL_4BITBUS BIT(1)
75#define SDHCI_CTRL_HISPD BIT(2)
Lei Wen142c8f92011-06-28 21:50:06 +000076#define SDHCI_CTRL_DMA_MASK 0x18
77#define SDHCI_CTRL_SDMA 0x00
78#define SDHCI_CTRL_ADMA1 0x08
79#define SDHCI_CTRL_ADMA32 0x10
80#define SDHCI_CTRL_ADMA64 0x18
Jaehoon Chung07d012c2016-12-30 15:30:19 +090081#define SDHCI_CTRL_8BITBUS BIT(5)
82#define SDHCI_CTRL_CD_TEST_INS BIT(6)
83#define SDHCI_CTRL_CD_TEST BIT(7)
Lei Wen142c8f92011-06-28 21:50:06 +000084
85#define SDHCI_POWER_CONTROL 0x29
86#define SDHCI_POWER_ON 0x01
87#define SDHCI_POWER_180 0x0A
88#define SDHCI_POWER_300 0x0C
89#define SDHCI_POWER_330 0x0E
90
91#define SDHCI_BLOCK_GAP_CONTROL 0x2A
92
93#define SDHCI_WAKE_UP_CONTROL 0x2B
Jaehoon Chung07d012c2016-12-30 15:30:19 +090094#define SDHCI_WAKE_ON_INT BIT(0)
95#define SDHCI_WAKE_ON_INSERT BIT(1)
96#define SDHCI_WAKE_ON_REMOVE BIT(2)
Lei Wen142c8f92011-06-28 21:50:06 +000097
98#define SDHCI_CLOCK_CONTROL 0x2C
99#define SDHCI_DIVIDER_SHIFT 8
100#define SDHCI_DIVIDER_HI_SHIFT 6
101#define SDHCI_DIV_MASK 0xFF
102#define SDHCI_DIV_MASK_LEN 8
103#define SDHCI_DIV_HI_MASK 0x300
Jaehoon Chung07d012c2016-12-30 15:30:19 +0900104#define SDHCI_PROG_CLOCK_MODE BIT(5)
105#define SDHCI_CLOCK_CARD_EN BIT(2)
106#define SDHCI_CLOCK_INT_STABLE BIT(1)
107#define SDHCI_CLOCK_INT_EN BIT(0)
Lei Wen142c8f92011-06-28 21:50:06 +0000108
109#define SDHCI_TIMEOUT_CONTROL 0x2E
110
111#define SDHCI_SOFTWARE_RESET 0x2F
112#define SDHCI_RESET_ALL 0x01
113#define SDHCI_RESET_CMD 0x02
114#define SDHCI_RESET_DATA 0x04
115
116#define SDHCI_INT_STATUS 0x30
117#define SDHCI_INT_ENABLE 0x34
118#define SDHCI_SIGNAL_ENABLE 0x38
Jaehoon Chung07d012c2016-12-30 15:30:19 +0900119#define SDHCI_INT_RESPONSE BIT(0)
120#define SDHCI_INT_DATA_END BIT(1)
121#define SDHCI_INT_DMA_END BIT(3)
122#define SDHCI_INT_SPACE_AVAIL BIT(4)
123#define SDHCI_INT_DATA_AVAIL BIT(5)
124#define SDHCI_INT_CARD_INSERT BIT(6)
125#define SDHCI_INT_CARD_REMOVE BIT(7)
126#define SDHCI_INT_CARD_INT BIT(8)
127#define SDHCI_INT_ERROR BIT(15)
128#define SDHCI_INT_TIMEOUT BIT(16)
129#define SDHCI_INT_CRC BIT(17)
130#define SDHCI_INT_END_BIT BIT(18)
131#define SDHCI_INT_INDEX BIT(19)
132#define SDHCI_INT_DATA_TIMEOUT BIT(20)
133#define SDHCI_INT_DATA_CRC BIT(21)
134#define SDHCI_INT_DATA_END_BIT BIT(22)
135#define SDHCI_INT_BUS_POWER BIT(23)
136#define SDHCI_INT_ACMD12ERR BIT(24)
137#define SDHCI_INT_ADMA_ERROR BIT(25)
Lei Wen142c8f92011-06-28 21:50:06 +0000138
139#define SDHCI_INT_NORMAL_MASK 0x00007FFF
140#define SDHCI_INT_ERROR_MASK 0xFFFF8000
141
142#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
143 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
144#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
145 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
146 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
147 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
148#define SDHCI_INT_ALL_MASK ((unsigned int)-1)
149
150#define SDHCI_ACMD12_ERR 0x3C
151
Faiz Abbas2eddc002019-06-11 00:43:40 +0530152#define SDHCI_HOST_CONTROL2 0x3E
153#define SDHCI_CTRL_UHS_MASK 0x0007
154#define SDHCI_CTRL_UHS_SDR12 0x0000
155#define SDHCI_CTRL_UHS_SDR25 0x0001
156#define SDHCI_CTRL_UHS_SDR50 0x0002
157#define SDHCI_CTRL_UHS_SDR104 0x0003
158#define SDHCI_CTRL_UHS_DDR50 0x0004
159#define SDHCI_CTRL_HS400 0x0005 /* Non-standard */
160#define SDHCI_CTRL_VDD_180 0x0008
161#define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
162#define SDHCI_CTRL_DRV_TYPE_B 0x0000
163#define SDHCI_CTRL_DRV_TYPE_A 0x0010
164#define SDHCI_CTRL_DRV_TYPE_C 0x0020
165#define SDHCI_CTRL_DRV_TYPE_D 0x0030
166#define SDHCI_CTRL_EXEC_TUNING 0x0040
167#define SDHCI_CTRL_TUNED_CLK 0x0080
168#define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
Lei Wen142c8f92011-06-28 21:50:06 +0000169
170#define SDHCI_CAPABILITIES 0x40
171#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
172#define SDHCI_TIMEOUT_CLK_SHIFT 0
173#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
174#define SDHCI_CLOCK_BASE_MASK 0x00003F00
175#define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
176#define SDHCI_CLOCK_BASE_SHIFT 8
177#define SDHCI_MAX_BLOCK_MASK 0x00030000
178#define SDHCI_MAX_BLOCK_SHIFT 16
Jaehoon Chung07d012c2016-12-30 15:30:19 +0900179#define SDHCI_CAN_DO_8BIT BIT(18)
180#define SDHCI_CAN_DO_ADMA2 BIT(19)
181#define SDHCI_CAN_DO_ADMA1 BIT(20)
182#define SDHCI_CAN_DO_HISPD BIT(21)
183#define SDHCI_CAN_DO_SDMA BIT(22)
184#define SDHCI_CAN_VDD_330 BIT(24)
185#define SDHCI_CAN_VDD_300 BIT(25)
186#define SDHCI_CAN_VDD_180 BIT(26)
187#define SDHCI_CAN_64BIT BIT(28)
Lei Wen142c8f92011-06-28 21:50:06 +0000188
189#define SDHCI_CAPABILITIES_1 0x44
Siva Durga Prasad Paladuguc0290b42018-04-19 12:37:08 +0530190#define SDHCI_SUPPORT_SDR50 0x00000001
191#define SDHCI_SUPPORT_SDR104 0x00000002
192#define SDHCI_SUPPORT_DDR50 0x00000004
Ashok Reddy Somae9f087e2023-01-10 04:31:23 -0700193#define SDHCI_SUPPORT_HS400 BIT(31)
Siva Durga Prasad Paladuguc0290b42018-04-19 12:37:08 +0530194#define SDHCI_USE_SDR50_TUNING 0x00002000
195
Wenyou Yang83e88a42016-08-10 10:51:05 +0800196#define SDHCI_CLOCK_MUL_MASK 0x00FF0000
197#define SDHCI_CLOCK_MUL_SHIFT 16
Lei Wen142c8f92011-06-28 21:50:06 +0000198
199#define SDHCI_MAX_CURRENT 0x48
200
201/* 4C-4F reserved for more max current */
202
203#define SDHCI_SET_ACMD12_ERROR 0x50
204#define SDHCI_SET_INT_ERROR 0x52
205
206#define SDHCI_ADMA_ERROR 0x54
207
208/* 55-57 reserved */
209
210#define SDHCI_ADMA_ADDRESS 0x58
Faiz Abbas4c082a62019-04-16 23:06:58 +0530211#define SDHCI_ADMA_ADDRESS_HI 0x5c
Lei Wen142c8f92011-06-28 21:50:06 +0000212
213/* 60-FB reserved */
214
215#define SDHCI_SLOT_INT_STATUS 0xFC
216
217#define SDHCI_HOST_VERSION 0xFE
218#define SDHCI_VENDOR_VER_MASK 0xFF00
219#define SDHCI_VENDOR_VER_SHIFT 8
220#define SDHCI_SPEC_VER_MASK 0x00FF
221#define SDHCI_SPEC_VER_SHIFT 0
222#define SDHCI_SPEC_100 0
223#define SDHCI_SPEC_200 1
224#define SDHCI_SPEC_300 2
225
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900226#define SDHCI_GET_VERSION(x) (x->version & SDHCI_SPEC_VER_MASK)
227
Lei Wen142c8f92011-06-28 21:50:06 +0000228/*
229 * End of controller registers.
230 */
231
232#define SDHCI_MAX_DIV_SPEC_200 256
233#define SDHCI_MAX_DIV_SPEC_300 2046
234
235/*
236 * quirks
237 */
238#define SDHCI_QUIRK_32BIT_DMA_ADDR (1 << 0)
Ajay Bhargavdab5d4d2011-11-13 23:43:12 +0000239#define SDHCI_QUIRK_REG32_RW (1 << 1)
Jaehoon Chung89237a82012-04-23 02:36:25 +0000240#define SDHCI_QUIRK_BROKEN_R1B (1 << 2)
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000241#define SDHCI_QUIRK_NO_HISPD_BIT (1 << 3)
242#define SDHCI_QUIRK_BROKEN_VOLTAGE (1 << 4)
Hannes Schmelzer576a0182018-03-07 08:00:56 +0100243/*
244 * SDHCI_QUIRK_BROKEN_HISPD_MODE
245 * the hardware cannot operate correctly in high-speed mode,
246 * this quirk forces the sdhci host-controller to non high-speed mode
247 */
248#define SDHCI_QUIRK_BROKEN_HISPD_MODE BIT(5)
Tushar Behera0fba4c22012-09-20 20:31:57 +0000249#define SDHCI_QUIRK_WAIT_SEND_CMD (1 << 6)
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900250#define SDHCI_QUIRK_USE_WIDE8 (1 << 8)
Ashok Reddy Soma61e0df92020-10-23 04:58:57 -0600251#define SDHCI_QUIRK_NO_1_8_V (1 << 9)
Kunihiko Hayashia03df6c2022-09-09 16:23:32 +0900252#define SDHCI_QUIRK_SUPPORT_SINGLE (1 << 10)
Ashok Reddy Somae9f087e2023-01-10 04:31:23 -0700253/* Capability register bit-63 indicates HS400 support */
254#define SDHCI_QUIRK_CAPS_BIT63_FOR_HS400 BIT(11)
Lei Wen142c8f92011-06-28 21:50:06 +0000255
Lei Wendd1298c2011-10-08 04:14:55 +0000256/* to make gcc happy */
257struct sdhci_host;
258
Lei Wen142c8f92011-06-28 21:50:06 +0000259/*
260 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
261 */
262#define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
263#define SDHCI_DEFAULT_BOUNDARY_ARG (7)
264struct sdhci_ops {
265#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900266 u32 (*read_l)(struct sdhci_host *host, int reg);
267 u16 (*read_w)(struct sdhci_host *host, int reg);
268 u8 (*read_b)(struct sdhci_host *host, int reg);
269 void (*write_l)(struct sdhci_host *host, u32 val, int reg);
270 void (*write_w)(struct sdhci_host *host, u16 val, int reg);
271 void (*write_b)(struct sdhci_host *host, u8 val, int reg);
Lei Wen142c8f92011-06-28 21:50:06 +0000272#endif
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900273 int (*get_cd)(struct sdhci_host *host);
274 void (*set_control_reg)(struct sdhci_host *host);
Faiz Abbas375acf82019-06-11 00:43:37 +0530275 int (*set_ios_post)(struct sdhci_host *host);
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900276 void (*set_clock)(struct sdhci_host *host, u32 div);
Siva Durga Prasad Paladugu9f044d42018-04-19 12:37:06 +0530277 int (*platform_execute_tuning)(struct mmc *host, u8 opcode);
Ashok Reddy Soma6b677782021-08-02 23:20:41 -0600278 int (*set_delay)(struct sdhci_host *host);
Ashok Reddy Soma4739aaa2023-01-10 04:31:22 -0700279 /* Callback function to set DLL clock configuration */
280 int (*config_dll)(struct sdhci_host *host, u32 clock, bool enable);
Faiz Abbasd2229212020-02-26 13:44:31 +0530281 int (*deferred_probe)(struct sdhci_host *host);
Alper Nebi Yasak2084f8c2022-03-15 20:46:26 +0300282
283 /**
284 * set_enhanced_strobe() - Set HS400 Enhanced Strobe config
285 *
286 * This is called after setting the card speed and mode to
287 * HS400 ES, and should set any host-specific configuration
288 * necessary for it.
289 *
290 * @host: SDHCI host structure
291 * Return: 0 if successful, -ve on error
292 */
293 int (*set_enhanced_strobe)(struct sdhci_host *host);
Lei Wen142c8f92011-06-28 21:50:06 +0000294};
295
Faiz Abbas4c082a62019-04-16 23:06:58 +0530296#define ADMA_MAX_LEN 65532
297#ifdef CONFIG_DMA_ADDR_T_64BIT
298#define ADMA_DESC_LEN 16
299#else
300#define ADMA_DESC_LEN 8
301#endif
302#define ADMA_TABLE_NO_ENTRIES (CONFIG_SYS_MMC_MAX_BLK_COUNT * \
303 MMC_MAX_BLOCK_LEN) / ADMA_MAX_LEN
304
305#define ADMA_TABLE_SZ (ADMA_TABLE_NO_ENTRIES * ADMA_DESC_LEN)
306
307/* Decriptor table defines */
308#define ADMA_DESC_ATTR_VALID BIT(0)
309#define ADMA_DESC_ATTR_END BIT(1)
310#define ADMA_DESC_ATTR_INT BIT(2)
311#define ADMA_DESC_ATTR_ACT1 BIT(4)
312#define ADMA_DESC_ATTR_ACT2 BIT(5)
313
314#define ADMA_DESC_TRANSFER_DATA ADMA_DESC_ATTR_ACT2
315#define ADMA_DESC_LINK_DESC (ADMA_DESC_ATTR_ACT1 | ADMA_DESC_ATTR_ACT2)
316
317struct sdhci_adma_desc {
318 u8 attr;
319 u8 reserved;
320 u16 len;
321 u32 addr_lo;
322#ifdef CONFIG_DMA_ADDR_T_64BIT
323 u32 addr_hi;
324#endif
325} __packed;
Michael Walle02016c62020-09-23 12:42:51 +0200326
Lei Wen142c8f92011-06-28 21:50:06 +0000327struct sdhci_host {
Masahiro Yamadaa4405612016-04-22 20:59:31 +0900328 const char *name;
Lei Wen142c8f92011-06-28 21:50:06 +0000329 void *ioaddr;
330 unsigned int quirks;
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000331 unsigned int host_caps;
Lei Wen142c8f92011-06-28 21:50:06 +0000332 unsigned int version;
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100333 unsigned int max_clk; /* Maximum Base Clock frequency */
Wenyou Yang3d734042016-09-18 09:01:22 +0800334 unsigned int clk_mul; /* Clock Multiplier value */
Lei Wen142c8f92011-06-28 21:50:06 +0000335 unsigned int clock;
Lei Wen5a1108e2011-10-08 04:14:56 +0000336 struct mmc *mmc;
Lei Wen142c8f92011-06-28 21:50:06 +0000337 const struct sdhci_ops *ops;
Jaehoon Chungb1929ea2012-08-30 16:24:11 +0000338 int index;
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000339
Piotr Wilczek12cf19e2014-03-07 14:59:41 +0100340 int bus_width;
Simon Glassa30d4ba2015-01-05 20:05:38 -0700341 struct gpio_desc pwr_gpio; /* Power GPIO */
342 struct gpio_desc cd_gpio; /* Card Detect GPIO */
Piotr Wilczek12cf19e2014-03-07 14:59:41 +0100343
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000344 uint voltages;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200345
346 struct mmc_config cfg;
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900347 void *align_buffer;
Masahiro Yamada32d12132020-02-14 16:40:22 +0900348 bool force_align_buffer;
Faiz Abbas87102502019-04-16 23:06:57 +0530349 dma_addr_t start_addr;
350 int flags;
351#define USE_SDMA (0x1 << 0)
Faiz Abbas4c082a62019-04-16 23:06:58 +0530352#define USE_ADMA (0x1 << 1)
353#define USE_ADMA64 (0x1 << 2)
354#define USE_DMA (USE_SDMA | USE_ADMA | USE_ADMA64)
355 dma_addr_t adma_addr;
356#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
357 struct sdhci_adma_desc *adma_desc_table;
Faiz Abbas4c082a62019-04-16 23:06:58 +0530358#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000359};
360
361#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
362
363static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
364{
365 if (unlikely(host->ops->write_l))
366 host->ops->write_l(host, val, reg);
367 else
368 writel(val, host->ioaddr + reg);
369}
370
371static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
372{
373 if (unlikely(host->ops->write_w))
374 host->ops->write_w(host, val, reg);
375 else
376 writew(val, host->ioaddr + reg);
377}
378
379static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
380{
381 if (unlikely(host->ops->write_b))
382 host->ops->write_b(host, val, reg);
383 else
384 writeb(val, host->ioaddr + reg);
385}
386
387static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
388{
389 if (unlikely(host->ops->read_l))
390 return host->ops->read_l(host, reg);
391 else
392 return readl(host->ioaddr + reg);
393}
394
395static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
396{
397 if (unlikely(host->ops->read_w))
398 return host->ops->read_w(host, reg);
399 else
400 return readw(host->ioaddr + reg);
401}
402
403static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
404{
405 if (unlikely(host->ops->read_b))
406 return host->ops->read_b(host, reg);
407 else
408 return readb(host->ioaddr + reg);
409}
410
411#else
412
413static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
414{
415 writel(val, host->ioaddr + reg);
416}
417
418static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
419{
420 writew(val, host->ioaddr + reg);
421}
422
423static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
424{
425 writeb(val, host->ioaddr + reg);
426}
427static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
428{
429 return readl(host->ioaddr + reg);
430}
431
432static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
433{
434 return readw(host->ioaddr + reg);
435}
436
437static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
438{
439 return readb(host->ioaddr + reg);
440}
441#endif
442
Simon Glassb97f0fa2016-06-12 23:30:28 -0600443#ifdef CONFIG_BLK
444/**
445 * sdhci_setup_cfg() - Set up the configuration for DWMMC
446 *
447 * This is used to set up an SDHCI device when you are using CONFIG_BLK.
448 *
449 * This should be called from your MMC driver's probe() method once you have
450 * the information required.
451 *
452 * Generally your driver will have a platform data structure which holds both
453 * the configuration (struct mmc_config) and the MMC device info (struct mmc).
454 * For example:
455 *
456 * struct msm_sdhc_plat {
457 * struct mmc_config cfg;
458 * struct mmc mmc;
459 * };
460 *
461 * ...
462 *
463 * Inside U_BOOT_DRIVER():
Simon Glass71fa5b42020-12-03 16:55:18 -0700464 * .plat_auto = sizeof(struct msm_sdhc_plat),
Simon Glassb97f0fa2016-06-12 23:30:28 -0600465 *
466 * To access platform data:
Simon Glassfa20e932020-12-03 16:55:20 -0700467 * struct msm_sdhc_plat *plat = dev_get_plat(dev);
Simon Glassb97f0fa2016-06-12 23:30:28 -0600468 *
469 * See msm_sdhci.c for an example.
470 *
471 * @cfg: Configuration structure to fill in (generally &plat->mmc)
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900472 * @host: SDHCI host structure
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100473 * @f_max: Maximum supported clock frequency in HZ (0 for default)
474 * @f_min: Minimum supported clock frequency in HZ (0 for default)
Simon Glassb97f0fa2016-06-12 23:30:28 -0600475 */
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900476int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100477 u32 f_max, u32 f_min);
Simon Glassb97f0fa2016-06-12 23:30:28 -0600478
479/**
480 * sdhci_bind() - Set up a new MMC block device
481 *
482 * This is used to set up an SDHCI block device when you are using CONFIG_BLK.
483 * It should be called from your driver's bind() method.
484 *
485 * See msm_sdhci.c for an example.
486 *
487 * @dev: Device to set up
488 * @mmc: Pointer to mmc structure (normally &plat->mmc)
489 * @cfg: Empty configuration structure (generally &plat->cfg). This is
490 * normally all zeroes at this point. The only purpose of passing
491 * this in is to set mmc->cfg to it.
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100492 * Return: 0 if OK, -ve if the block device could not be created
Simon Glassb97f0fa2016-06-12 23:30:28 -0600493 */
494int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg);
495#else
496
497/**
498 * add_sdhci() - Add a new SDHCI interface
499 *
500 * This is used when you are not using CONFIG_BLK. Convert your driver over!
501 *
502 * @host: SDHCI host structure
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100503 * @f_max: Maximum supported clock frequency in HZ (0 for default)
504 * @f_min: Minimum supported clock frequency in HZ (0 for default)
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100505 * Return: 0 if OK, -ve on error
Simon Glassb97f0fa2016-06-12 23:30:28 -0600506 */
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100507int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min);
Simon Glassb97f0fa2016-06-12 23:30:28 -0600508#endif /* !CONFIG_BLK */
509
Faiz Abbas2eddc002019-06-11 00:43:40 +0530510void sdhci_set_uhs_timing(struct sdhci_host *host);
Simon Glasseba48f92017-07-29 11:35:31 -0600511#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600512/* Export the operations to drivers */
513int sdhci_probe(struct udevice *dev);
Faiz Abbasab619662019-06-11 00:43:35 +0530514int sdhci_set_clock(struct mmc *mmc, unsigned int clock);
Faiz Abbas6ede1212021-02-04 15:10:46 +0530515
516/**
517 * sdhci_set_control_reg - Set control registers
518 *
519 * This is used set up control registers for voltage level and UHS speed
520 * mode.
521 *
522 * @host: SDHCI host structure
523 */
524void sdhci_set_control_reg(struct sdhci_host *host);
Simon Glassb97f0fa2016-06-12 23:30:28 -0600525extern const struct dm_mmc_ops sdhci_ops;
526#else
527#endif
528
Michael Walle02016c62020-09-23 12:42:51 +0200529struct sdhci_adma_desc *sdhci_adma_init(void);
530void sdhci_prepare_adma_table(struct sdhci_adma_desc *table,
531 struct mmc_data *data, dma_addr_t addr);
532
Lei Wen142c8f92011-06-28 21:50:06 +0000533#endif /* __SDHCI_HW_H */