blob: ed35f0434afd3fda7273b4400c96abcbba27eb0c [file] [log] [blame]
Lei Wen142c8f92011-06-28 21:50:06 +00001/*
2 * Copyright 2011, Marvell Semiconductor Inc.
3 * Lei Wen <leiwen@marvell.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Lei Wen142c8f92011-06-28 21:50:06 +00006 *
7 * Back ported to the 8xx platform (from the 8260 platform) by
8 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
9 */
10#ifndef __SDHCI_HW_H
11#define __SDHCI_HW_H
12
13#include <asm/io.h>
Lei Wen5a1108e2011-10-08 04:14:56 +000014#include <mmc.h>
Simon Glassa30d4ba2015-01-05 20:05:38 -070015#include <asm/gpio.h>
Lei Wen5a1108e2011-10-08 04:14:56 +000016
Lei Wen142c8f92011-06-28 21:50:06 +000017/*
18 * Controller registers
19 */
20
21#define SDHCI_DMA_ADDRESS 0x00
22
23#define SDHCI_BLOCK_SIZE 0x04
24#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
25
26#define SDHCI_BLOCK_COUNT 0x06
27
28#define SDHCI_ARGUMENT 0x08
29
30#define SDHCI_TRANSFER_MODE 0x0C
Jaehoon Chung07d012c2016-12-30 15:30:19 +090031#define SDHCI_TRNS_DMA BIT(0)
32#define SDHCI_TRNS_BLK_CNT_EN BIT(1)
33#define SDHCI_TRNS_ACMD12 BIT(2)
34#define SDHCI_TRNS_READ BIT(4)
35#define SDHCI_TRNS_MULTI BIT(5)
Lei Wen142c8f92011-06-28 21:50:06 +000036
37#define SDHCI_COMMAND 0x0E
38#define SDHCI_CMD_RESP_MASK 0x03
39#define SDHCI_CMD_CRC 0x08
40#define SDHCI_CMD_INDEX 0x10
41#define SDHCI_CMD_DATA 0x20
42#define SDHCI_CMD_ABORTCMD 0xC0
43
44#define SDHCI_CMD_RESP_NONE 0x00
45#define SDHCI_CMD_RESP_LONG 0x01
46#define SDHCI_CMD_RESP_SHORT 0x02
47#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
48
49#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
50#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
51
52#define SDHCI_RESPONSE 0x10
53
54#define SDHCI_BUFFER 0x20
55
56#define SDHCI_PRESENT_STATE 0x24
Jaehoon Chung07d012c2016-12-30 15:30:19 +090057#define SDHCI_CMD_INHIBIT BIT(0)
58#define SDHCI_DATA_INHIBIT BIT(1)
59#define SDHCI_DOING_WRITE BIT(8)
60#define SDHCI_DOING_READ BIT(9)
61#define SDHCI_SPACE_AVAILABLE BIT(10)
62#define SDHCI_DATA_AVAILABLE BIT(11)
63#define SDHCI_CARD_PRESENT BIT(16)
64#define SDHCI_CARD_STATE_STABLE BIT(17)
65#define SDHCI_CARD_DETECT_PIN_LEVEL BIT(18)
66#define SDHCI_WRITE_PROTECT BIT(19)
Lei Wen142c8f92011-06-28 21:50:06 +000067
68#define SDHCI_HOST_CONTROL 0x28
Jaehoon Chung07d012c2016-12-30 15:30:19 +090069#define SDHCI_CTRL_LED BIT(0)
70#define SDHCI_CTRL_4BITBUS BIT(1)
71#define SDHCI_CTRL_HISPD BIT(2)
Lei Wen142c8f92011-06-28 21:50:06 +000072#define SDHCI_CTRL_DMA_MASK 0x18
73#define SDHCI_CTRL_SDMA 0x00
74#define SDHCI_CTRL_ADMA1 0x08
75#define SDHCI_CTRL_ADMA32 0x10
76#define SDHCI_CTRL_ADMA64 0x18
Jaehoon Chung07d012c2016-12-30 15:30:19 +090077#define SDHCI_CTRL_8BITBUS BIT(5)
78#define SDHCI_CTRL_CD_TEST_INS BIT(6)
79#define SDHCI_CTRL_CD_TEST BIT(7)
Lei Wen142c8f92011-06-28 21:50:06 +000080
81#define SDHCI_POWER_CONTROL 0x29
82#define SDHCI_POWER_ON 0x01
83#define SDHCI_POWER_180 0x0A
84#define SDHCI_POWER_300 0x0C
85#define SDHCI_POWER_330 0x0E
86
87#define SDHCI_BLOCK_GAP_CONTROL 0x2A
88
89#define SDHCI_WAKE_UP_CONTROL 0x2B
Jaehoon Chung07d012c2016-12-30 15:30:19 +090090#define SDHCI_WAKE_ON_INT BIT(0)
91#define SDHCI_WAKE_ON_INSERT BIT(1)
92#define SDHCI_WAKE_ON_REMOVE BIT(2)
Lei Wen142c8f92011-06-28 21:50:06 +000093
94#define SDHCI_CLOCK_CONTROL 0x2C
95#define SDHCI_DIVIDER_SHIFT 8
96#define SDHCI_DIVIDER_HI_SHIFT 6
97#define SDHCI_DIV_MASK 0xFF
98#define SDHCI_DIV_MASK_LEN 8
99#define SDHCI_DIV_HI_MASK 0x300
Jaehoon Chung07d012c2016-12-30 15:30:19 +0900100#define SDHCI_PROG_CLOCK_MODE BIT(5)
101#define SDHCI_CLOCK_CARD_EN BIT(2)
102#define SDHCI_CLOCK_INT_STABLE BIT(1)
103#define SDHCI_CLOCK_INT_EN BIT(0)
Lei Wen142c8f92011-06-28 21:50:06 +0000104
105#define SDHCI_TIMEOUT_CONTROL 0x2E
106
107#define SDHCI_SOFTWARE_RESET 0x2F
108#define SDHCI_RESET_ALL 0x01
109#define SDHCI_RESET_CMD 0x02
110#define SDHCI_RESET_DATA 0x04
111
112#define SDHCI_INT_STATUS 0x30
113#define SDHCI_INT_ENABLE 0x34
114#define SDHCI_SIGNAL_ENABLE 0x38
Jaehoon Chung07d012c2016-12-30 15:30:19 +0900115#define SDHCI_INT_RESPONSE BIT(0)
116#define SDHCI_INT_DATA_END BIT(1)
117#define SDHCI_INT_DMA_END BIT(3)
118#define SDHCI_INT_SPACE_AVAIL BIT(4)
119#define SDHCI_INT_DATA_AVAIL BIT(5)
120#define SDHCI_INT_CARD_INSERT BIT(6)
121#define SDHCI_INT_CARD_REMOVE BIT(7)
122#define SDHCI_INT_CARD_INT BIT(8)
123#define SDHCI_INT_ERROR BIT(15)
124#define SDHCI_INT_TIMEOUT BIT(16)
125#define SDHCI_INT_CRC BIT(17)
126#define SDHCI_INT_END_BIT BIT(18)
127#define SDHCI_INT_INDEX BIT(19)
128#define SDHCI_INT_DATA_TIMEOUT BIT(20)
129#define SDHCI_INT_DATA_CRC BIT(21)
130#define SDHCI_INT_DATA_END_BIT BIT(22)
131#define SDHCI_INT_BUS_POWER BIT(23)
132#define SDHCI_INT_ACMD12ERR BIT(24)
133#define SDHCI_INT_ADMA_ERROR BIT(25)
Lei Wen142c8f92011-06-28 21:50:06 +0000134
135#define SDHCI_INT_NORMAL_MASK 0x00007FFF
136#define SDHCI_INT_ERROR_MASK 0xFFFF8000
137
138#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
139 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
140#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
141 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
142 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
143 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
144#define SDHCI_INT_ALL_MASK ((unsigned int)-1)
145
146#define SDHCI_ACMD12_ERR 0x3C
147
148/* 3E-3F reserved */
149
150#define SDHCI_CAPABILITIES 0x40
151#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
152#define SDHCI_TIMEOUT_CLK_SHIFT 0
153#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
154#define SDHCI_CLOCK_BASE_MASK 0x00003F00
155#define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
156#define SDHCI_CLOCK_BASE_SHIFT 8
157#define SDHCI_MAX_BLOCK_MASK 0x00030000
158#define SDHCI_MAX_BLOCK_SHIFT 16
Jaehoon Chung07d012c2016-12-30 15:30:19 +0900159#define SDHCI_CAN_DO_8BIT BIT(18)
160#define SDHCI_CAN_DO_ADMA2 BIT(19)
161#define SDHCI_CAN_DO_ADMA1 BIT(20)
162#define SDHCI_CAN_DO_HISPD BIT(21)
163#define SDHCI_CAN_DO_SDMA BIT(22)
164#define SDHCI_CAN_VDD_330 BIT(24)
165#define SDHCI_CAN_VDD_300 BIT(25)
166#define SDHCI_CAN_VDD_180 BIT(26)
167#define SDHCI_CAN_64BIT BIT(28)
Lei Wen142c8f92011-06-28 21:50:06 +0000168
169#define SDHCI_CAPABILITIES_1 0x44
Wenyou Yang83e88a42016-08-10 10:51:05 +0800170#define SDHCI_CLOCK_MUL_MASK 0x00FF0000
171#define SDHCI_CLOCK_MUL_SHIFT 16
Lei Wen142c8f92011-06-28 21:50:06 +0000172
173#define SDHCI_MAX_CURRENT 0x48
174
175/* 4C-4F reserved for more max current */
176
177#define SDHCI_SET_ACMD12_ERROR 0x50
178#define SDHCI_SET_INT_ERROR 0x52
179
180#define SDHCI_ADMA_ERROR 0x54
181
182/* 55-57 reserved */
183
184#define SDHCI_ADMA_ADDRESS 0x58
185
186/* 60-FB reserved */
187
188#define SDHCI_SLOT_INT_STATUS 0xFC
189
190#define SDHCI_HOST_VERSION 0xFE
191#define SDHCI_VENDOR_VER_MASK 0xFF00
192#define SDHCI_VENDOR_VER_SHIFT 8
193#define SDHCI_SPEC_VER_MASK 0x00FF
194#define SDHCI_SPEC_VER_SHIFT 0
195#define SDHCI_SPEC_100 0
196#define SDHCI_SPEC_200 1
197#define SDHCI_SPEC_300 2
198
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900199#define SDHCI_GET_VERSION(x) (x->version & SDHCI_SPEC_VER_MASK)
200
Lei Wen142c8f92011-06-28 21:50:06 +0000201/*
202 * End of controller registers.
203 */
204
205#define SDHCI_MAX_DIV_SPEC_200 256
206#define SDHCI_MAX_DIV_SPEC_300 2046
207
208/*
209 * quirks
210 */
211#define SDHCI_QUIRK_32BIT_DMA_ADDR (1 << 0)
Ajay Bhargavdab5d4d2011-11-13 23:43:12 +0000212#define SDHCI_QUIRK_REG32_RW (1 << 1)
Jaehoon Chung89237a82012-04-23 02:36:25 +0000213#define SDHCI_QUIRK_BROKEN_R1B (1 << 2)
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000214#define SDHCI_QUIRK_NO_HISPD_BIT (1 << 3)
215#define SDHCI_QUIRK_BROKEN_VOLTAGE (1 << 4)
Hannes Schmelzer576a0182018-03-07 08:00:56 +0100216/*
217 * SDHCI_QUIRK_BROKEN_HISPD_MODE
218 * the hardware cannot operate correctly in high-speed mode,
219 * this quirk forces the sdhci host-controller to non high-speed mode
220 */
221#define SDHCI_QUIRK_BROKEN_HISPD_MODE BIT(5)
Tushar Behera0fba4c22012-09-20 20:31:57 +0000222#define SDHCI_QUIRK_WAIT_SEND_CMD (1 << 6)
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900223#define SDHCI_QUIRK_USE_WIDE8 (1 << 8)
Lei Wen142c8f92011-06-28 21:50:06 +0000224
Lei Wendd1298c2011-10-08 04:14:55 +0000225/* to make gcc happy */
226struct sdhci_host;
227
Lei Wen142c8f92011-06-28 21:50:06 +0000228/*
229 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
230 */
231#define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
232#define SDHCI_DEFAULT_BOUNDARY_ARG (7)
233struct sdhci_ops {
234#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900235 u32 (*read_l)(struct sdhci_host *host, int reg);
236 u16 (*read_w)(struct sdhci_host *host, int reg);
237 u8 (*read_b)(struct sdhci_host *host, int reg);
238 void (*write_l)(struct sdhci_host *host, u32 val, int reg);
239 void (*write_w)(struct sdhci_host *host, u16 val, int reg);
240 void (*write_b)(struct sdhci_host *host, u8 val, int reg);
Lei Wen142c8f92011-06-28 21:50:06 +0000241#endif
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900242 int (*get_cd)(struct sdhci_host *host);
243 void (*set_control_reg)(struct sdhci_host *host);
Stefan Roesea3554ef2016-12-12 08:24:56 +0100244 void (*set_ios_post)(struct sdhci_host *host);
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900245 void (*set_clock)(struct sdhci_host *host, u32 div);
Lei Wen142c8f92011-06-28 21:50:06 +0000246};
247
248struct sdhci_host {
Masahiro Yamadaa4405612016-04-22 20:59:31 +0900249 const char *name;
Lei Wen142c8f92011-06-28 21:50:06 +0000250 void *ioaddr;
251 unsigned int quirks;
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000252 unsigned int host_caps;
Lei Wen142c8f92011-06-28 21:50:06 +0000253 unsigned int version;
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100254 unsigned int max_clk; /* Maximum Base Clock frequency */
Wenyou Yang3d734042016-09-18 09:01:22 +0800255 unsigned int clk_mul; /* Clock Multiplier value */
Lei Wen142c8f92011-06-28 21:50:06 +0000256 unsigned int clock;
Lei Wen5a1108e2011-10-08 04:14:56 +0000257 struct mmc *mmc;
Lei Wen142c8f92011-06-28 21:50:06 +0000258 const struct sdhci_ops *ops;
Jaehoon Chungb1929ea2012-08-30 16:24:11 +0000259 int index;
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000260
Piotr Wilczek12cf19e2014-03-07 14:59:41 +0100261 int bus_width;
Simon Glassa30d4ba2015-01-05 20:05:38 -0700262 struct gpio_desc pwr_gpio; /* Power GPIO */
263 struct gpio_desc cd_gpio; /* Card Detect GPIO */
Piotr Wilczek12cf19e2014-03-07 14:59:41 +0100264
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000265 uint voltages;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200266
267 struct mmc_config cfg;
Lei Wen142c8f92011-06-28 21:50:06 +0000268};
269
270#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
271
272static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
273{
274 if (unlikely(host->ops->write_l))
275 host->ops->write_l(host, val, reg);
276 else
277 writel(val, host->ioaddr + reg);
278}
279
280static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
281{
282 if (unlikely(host->ops->write_w))
283 host->ops->write_w(host, val, reg);
284 else
285 writew(val, host->ioaddr + reg);
286}
287
288static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
289{
290 if (unlikely(host->ops->write_b))
291 host->ops->write_b(host, val, reg);
292 else
293 writeb(val, host->ioaddr + reg);
294}
295
296static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
297{
298 if (unlikely(host->ops->read_l))
299 return host->ops->read_l(host, reg);
300 else
301 return readl(host->ioaddr + reg);
302}
303
304static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
305{
306 if (unlikely(host->ops->read_w))
307 return host->ops->read_w(host, reg);
308 else
309 return readw(host->ioaddr + reg);
310}
311
312static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
313{
314 if (unlikely(host->ops->read_b))
315 return host->ops->read_b(host, reg);
316 else
317 return readb(host->ioaddr + reg);
318}
319
320#else
321
322static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
323{
324 writel(val, host->ioaddr + reg);
325}
326
327static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
328{
329 writew(val, host->ioaddr + reg);
330}
331
332static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
333{
334 writeb(val, host->ioaddr + reg);
335}
336static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
337{
338 return readl(host->ioaddr + reg);
339}
340
341static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
342{
343 return readw(host->ioaddr + reg);
344}
345
346static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
347{
348 return readb(host->ioaddr + reg);
349}
350#endif
351
Simon Glassb97f0fa2016-06-12 23:30:28 -0600352#ifdef CONFIG_BLK
353/**
354 * sdhci_setup_cfg() - Set up the configuration for DWMMC
355 *
356 * This is used to set up an SDHCI device when you are using CONFIG_BLK.
357 *
358 * This should be called from your MMC driver's probe() method once you have
359 * the information required.
360 *
361 * Generally your driver will have a platform data structure which holds both
362 * the configuration (struct mmc_config) and the MMC device info (struct mmc).
363 * For example:
364 *
365 * struct msm_sdhc_plat {
366 * struct mmc_config cfg;
367 * struct mmc mmc;
368 * };
369 *
370 * ...
371 *
372 * Inside U_BOOT_DRIVER():
373 * .platdata_auto_alloc_size = sizeof(struct msm_sdhc_plat),
374 *
375 * To access platform data:
376 * struct msm_sdhc_plat *plat = dev_get_platdata(dev);
377 *
378 * See msm_sdhci.c for an example.
379 *
380 * @cfg: Configuration structure to fill in (generally &plat->mmc)
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900381 * @host: SDHCI host structure
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100382 * @f_max: Maximum supported clock frequency in HZ (0 for default)
383 * @f_min: Minimum supported clock frequency in HZ (0 for default)
Simon Glassb97f0fa2016-06-12 23:30:28 -0600384 */
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900385int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100386 u32 f_max, u32 f_min);
Simon Glassb97f0fa2016-06-12 23:30:28 -0600387
388/**
389 * sdhci_bind() - Set up a new MMC block device
390 *
391 * This is used to set up an SDHCI block device when you are using CONFIG_BLK.
392 * It should be called from your driver's bind() method.
393 *
394 * See msm_sdhci.c for an example.
395 *
396 * @dev: Device to set up
397 * @mmc: Pointer to mmc structure (normally &plat->mmc)
398 * @cfg: Empty configuration structure (generally &plat->cfg). This is
399 * normally all zeroes at this point. The only purpose of passing
400 * this in is to set mmc->cfg to it.
401 * @return 0 if OK, -ve if the block device could not be created
402 */
403int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg);
404#else
405
406/**
407 * add_sdhci() - Add a new SDHCI interface
408 *
409 * This is used when you are not using CONFIG_BLK. Convert your driver over!
410 *
411 * @host: SDHCI host structure
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100412 * @f_max: Maximum supported clock frequency in HZ (0 for default)
413 * @f_min: Minimum supported clock frequency in HZ (0 for default)
Simon Glassb97f0fa2016-06-12 23:30:28 -0600414 * @return 0 if OK, -ve on error
415 */
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100416int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min);
Simon Glassb97f0fa2016-06-12 23:30:28 -0600417#endif /* !CONFIG_BLK */
418
Simon Glasseba48f92017-07-29 11:35:31 -0600419#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600420/* Export the operations to drivers */
421int sdhci_probe(struct udevice *dev);
422extern const struct dm_mmc_ops sdhci_ops;
423#else
424#endif
425
Lei Wen142c8f92011-06-28 21:50:06 +0000426#endif /* __SDHCI_HW_H */