Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010 |
| 3 | * Texas Instruments, <www.ti.com> |
| 4 | * |
| 5 | * Authors: |
| 6 | * Aneesh V <aneesh@ti.com> |
| 7 | * |
| 8 | * Derived from OMAP3 work by |
| 9 | * Richard Woodruff <r-woodruff2@ti.com> |
| 10 | * Syed Mohammed Khasim <x0khasim@ti.com> |
| 11 | * |
| 12 | * See file CREDITS for list of people who contributed to this |
| 13 | * project. |
| 14 | * |
| 15 | * This program is free software; you can redistribute it and/or |
| 16 | * modify it under the terms of the GNU General Public License as |
| 17 | * published by the Free Software Foundation; either version 2 of |
| 18 | * the License, or (at your option) any later version. |
| 19 | * |
| 20 | * This program is distributed in the hope that it will be useful, |
| 21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 23 | * GNU General Public License for more details. |
| 24 | * |
| 25 | * You should have received a copy of the GNU General Public License |
| 26 | * along with this program; if not, write to the Free Software |
| 27 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 28 | * MA 02111-1307 USA |
| 29 | */ |
| 30 | |
| 31 | #ifndef _OMAP4_H_ |
| 32 | #define _OMAP4_H_ |
| 33 | |
| 34 | #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) |
| 35 | #include <asm/types.h> |
| 36 | #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */ |
| 37 | |
| 38 | /* |
| 39 | * L4 Peripherals - L4 Wakeup and L4 Core now |
| 40 | */ |
| 41 | #define OMAP44XX_L4_CORE_BASE 0x4A000000 |
| 42 | #define OMAP44XX_L4_WKUP_BASE 0x4A300000 |
| 43 | #define OMAP44XX_L4_PER_BASE 0x48000000 |
| 44 | |
Aneesh V | 04bd2b9 | 2010-09-12 10:32:55 +0530 | [diff] [blame] | 45 | #define OMAP44XX_DRAM_ADDR_SPACE_START 0x80000000 |
| 46 | #define OMAP44XX_DRAM_ADDR_SPACE_END 0xD0000000 |
| 47 | |
| 48 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 49 | /* CONTROL */ |
| 50 | #define CTRL_BASE (OMAP44XX_L4_CORE_BASE + 0x2000) |
Steve Sakoman | 9bb65b5 | 2010-07-15 13:43:10 -0700 | [diff] [blame] | 51 | #define CONTROL_PADCONF_CORE (OMAP44XX_L4_CORE_BASE + 0x100000) |
| 52 | #define CONTROL_PADCONF_WKUP (OMAP44XX_L4_CORE_BASE + 0x31E000) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 53 | |
Aneesh V | cc56558 | 2011-07-21 09:10:09 -0400 | [diff] [blame] | 54 | /* LPDDR2 IO regs */ |
| 55 | #define LPDDR2_IO_REGS_BASE 0x4A100638 |
| 56 | |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 57 | /* CONTROL_ID_CODE */ |
| 58 | #define CONTROL_ID_CODE 0x4A002204 |
| 59 | |
Ricardo Salveti de Araujo | f79be10 | 2011-09-21 10:17:30 +0000 | [diff] [blame] | 60 | /* 4430 */ |
Ricardo Salveti de Araujo | c28ea7c | 2011-09-21 10:17:29 +0000 | [diff] [blame] | 61 | #define OMAP4430_CONTROL_ID_CODE_ES1_0 0x0B85202F |
| 62 | #define OMAP4430_CONTROL_ID_CODE_ES2_0 0x1B85202F |
| 63 | #define OMAP4430_CONTROL_ID_CODE_ES2_1 0x3B95C02F |
| 64 | #define OMAP4430_CONTROL_ID_CODE_ES2_2 0x4B95C02F |
| 65 | #define OMAP4430_CONTROL_ID_CODE_ES2_3 0x6B95C02F |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 66 | |
Ricardo Salveti de Araujo | f79be10 | 2011-09-21 10:17:30 +0000 | [diff] [blame] | 67 | /* 4460 */ |
| 68 | #define OMAP4460_CONTROL_ID_CODE_ES1_0 0x0B94E02F |
| 69 | #define OMAP4460_CONTROL_ID_CODE_ES1_1 0x2B94E02F |
| 70 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 71 | /* UART */ |
| 72 | #define UART1_BASE (OMAP44XX_L4_PER_BASE + 0x6a000) |
| 73 | #define UART2_BASE (OMAP44XX_L4_PER_BASE + 0x6c000) |
| 74 | #define UART3_BASE (OMAP44XX_L4_PER_BASE + 0x20000) |
| 75 | |
| 76 | /* General Purpose Timers */ |
| 77 | #define GPT1_BASE (OMAP44XX_L4_WKUP_BASE + 0x18000) |
| 78 | #define GPT2_BASE (OMAP44XX_L4_PER_BASE + 0x32000) |
| 79 | #define GPT3_BASE (OMAP44XX_L4_PER_BASE + 0x34000) |
| 80 | |
| 81 | /* Watchdog Timer2 - MPU watchdog */ |
| 82 | #define WDT2_BASE (OMAP44XX_L4_WKUP_BASE + 0x14000) |
| 83 | |
| 84 | /* 32KTIMER */ |
| 85 | #define SYNC_32KTIMER_BASE (OMAP44XX_L4_WKUP_BASE + 0x4000) |
| 86 | |
| 87 | /* GPMC */ |
Steve Sakoman | 9b8ea4e | 2010-07-15 16:19:16 -0400 | [diff] [blame] | 88 | #define OMAP44XX_GPMC_BASE 0x50000000 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 89 | |
Aneesh V | b35f7cb | 2011-09-08 11:05:56 -0400 | [diff] [blame] | 90 | /* SYSTEM CONTROL MODULE */ |
| 91 | #define SYSCTRL_GENERAL_CORE_BASE 0x4A002000 |
| 92 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 93 | /* |
| 94 | * Hardware Register Details |
| 95 | */ |
| 96 | |
| 97 | /* Watchdog Timer */ |
| 98 | #define WD_UNLOCK1 0xAAAA |
| 99 | #define WD_UNLOCK2 0x5555 |
| 100 | |
| 101 | /* GP Timer */ |
| 102 | #define TCLR_ST (0x1 << 0) |
| 103 | #define TCLR_AR (0x1 << 1) |
| 104 | #define TCLR_PRE (0x1 << 5) |
| 105 | |
| 106 | /* |
| 107 | * PRCM |
| 108 | */ |
| 109 | |
| 110 | /* PRM */ |
| 111 | #define PRM_BASE 0x4A306000 |
| 112 | #define PRM_DEVICE_BASE (PRM_BASE + 0x1B00) |
| 113 | |
| 114 | #define PRM_RSTCTRL PRM_DEVICE_BASE |
Steve Sakoman | 96b4a89 | 2010-08-25 13:22:44 -0700 | [diff] [blame] | 115 | #define PRM_RSTCTRL_RESET 0x01 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 116 | |
Aneesh V | b35f7cb | 2011-09-08 11:05:56 -0400 | [diff] [blame] | 117 | /* Control Module */ |
| 118 | #define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5) |
| 119 | #define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f |
| 120 | #define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110 |
| 121 | #define CONTROL_EFUSE_2_OVERRIDE 0x00084000 |
| 122 | |
| 123 | /* LPDDR2 IO regs */ |
| 124 | #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C |
| 125 | #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E |
| 126 | #define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C |
| 127 | #define LPDDR2IO_GR10_WD_MASK (3 << 17) |
| 128 | #define CONTROL_LPDDR2IO_3_VAL 0xA0888C00 |
| 129 | |
| 130 | /* CONTROL_EFUSE_2 */ |
| 131 | #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000 |
| 132 | |
Balaji T K | f843d33 | 2011-09-08 06:34:57 +0000 | [diff] [blame] | 133 | #define MMC1_PWRDNZ (1 << 26) |
| 134 | #define MMC1_PBIASLITE_PWRDNZ (1 << 22) |
| 135 | #define MMC1_PBIASLITE_VMODE (1 << 21) |
| 136 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 137 | #ifndef __ASSEMBLY__ |
| 138 | |
| 139 | struct s32ktimer { |
| 140 | unsigned char res[0x10]; |
| 141 | unsigned int s32k_cr; /* 0x10 */ |
| 142 | }; |
| 143 | |
Aneesh V | b35f7cb | 2011-09-08 11:05:56 -0400 | [diff] [blame] | 144 | struct omap4_sys_ctrl_regs { |
| 145 | unsigned int pad1[129]; |
| 146 | unsigned int control_id_code; /* 0x4A002204 */ |
| 147 | unsigned int pad11[22]; |
| 148 | unsigned int control_std_fuse_opp_bgap; /* 0x4a002260 */ |
| 149 | unsigned int pad2[47]; |
| 150 | unsigned int control_ldosram_iva_voltage_ctrl; /* 0x4A002320 */ |
| 151 | unsigned int control_ldosram_mpu_voltage_ctrl; /* 0x4A002324 */ |
| 152 | unsigned int control_ldosram_core_voltage_ctrl; /* 0x4A002328 */ |
Balaji T K | f843d33 | 2011-09-08 06:34:57 +0000 | [diff] [blame] | 153 | unsigned int pad3[260277]; |
| 154 | unsigned int control_pbiaslite; /* 0x4A100600 */ |
| 155 | unsigned int pad4[63]; |
Aneesh V | b35f7cb | 2011-09-08 11:05:56 -0400 | [diff] [blame] | 156 | unsigned int control_efuse_1; /* 0x4A100700 */ |
| 157 | unsigned int control_efuse_2; /* 0x4A100704 */ |
| 158 | }; |
| 159 | |
| 160 | struct control_lpddr2io_regs { |
| 161 | unsigned int control_lpddr2io1_0; |
| 162 | unsigned int control_lpddr2io1_1; |
| 163 | unsigned int control_lpddr2io1_2; |
| 164 | unsigned int control_lpddr2io1_3; |
| 165 | unsigned int control_lpddr2io2_0; |
| 166 | unsigned int control_lpddr2io2_1; |
| 167 | unsigned int control_lpddr2io2_2; |
| 168 | unsigned int control_lpddr2io2_3; |
| 169 | }; |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 170 | #endif /* __ASSEMBLY__ */ |
| 171 | |
| 172 | /* |
| 173 | * Non-secure SRAM Addresses |
| 174 | * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE |
| 175 | * at 0x40304000(EMU base) so that our code works for both EMU and GP |
| 176 | */ |
| 177 | #define NON_SECURE_SRAM_START 0x40304000 |
| 178 | #define NON_SECURE_SRAM_END 0x4030E000 /* Not inclusive */ |
| 179 | /* base address for indirect vectors (internal boot mode) */ |
| 180 | #define SRAM_ROM_VECT_BASE 0x4030D000 |
| 181 | /* Temporary SRAM stack used while low level init is done */ |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 182 | #define LOW_LEVEL_SRAM_STACK NON_SECURE_SRAM_END |
| 183 | #define SRAM_SCRATCH_SPACE_ADDR NON_SECURE_SRAM_START |
| 184 | /* SRAM scratch space entries */ |
| 185 | #define OMAP4_SRAM_SCRATCH_OMAP4_REV SRAM_SCRATCH_SPACE_ADDR |
Aneesh V | c0e8852 | 2011-07-21 09:10:12 -0400 | [diff] [blame] | 186 | #define OMAP4_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4) |
| 187 | #define OMAP4_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC) |
| 188 | #define OMAP4_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10) |
| 189 | #define OMAP4_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x14) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 190 | |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 191 | /* Silicon revisions */ |
| 192 | #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF |
| 193 | #define OMAP4430_ES1_0 0x44300100 |
| 194 | #define OMAP4430_ES2_0 0x44300200 |
| 195 | #define OMAP4430_ES2_1 0x44300210 |
| 196 | #define OMAP4430_ES2_2 0x44300220 |
| 197 | #define OMAP4430_ES2_3 0x44300230 |
Aneesh V | 0b92f09 | 2011-07-21 09:29:23 -0400 | [diff] [blame] | 198 | #define OMAP4460_ES1_0 0x44600100 |
Ricardo Salveti de Araujo | f79be10 | 2011-09-21 10:17:30 +0000 | [diff] [blame] | 199 | #define OMAP4460_ES1_1 0x44600110 |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 200 | |
Aneesh V | 13a74c1 | 2011-07-21 09:10:27 -0400 | [diff] [blame] | 201 | /* ROM code defines */ |
| 202 | /* Boot device */ |
| 203 | #define BOOT_DEVICE_MASK 0xFF |
| 204 | #define BOOT_DEVICE_OFFSET 0x8 |
| 205 | #define DEV_DESC_PTR_OFFSET 0x4 |
| 206 | #define DEV_DATA_PTR_OFFSET 0x18 |
| 207 | #define BOOT_MODE_OFFSET 0x8 |
| 208 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 209 | #endif |