blob: 0defafec260027673ce426325f4f1868665d16c6 [file] [log] [blame]
wdenk4e7a58a2003-12-07 19:24:00 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28#define MV_VERSION "v0.2.0"
29
30/* LED0 = Power , LED1 = Error , LED2-5 = error code, LED6-7=00 -->PPCBoot error */
31#define ERR_NONE 0
32#define ERR_ENV 1
33#define ERR_BOOTM_BADMAGIC 2
34#define ERR_BOOTM_BADCRC 3
35#define ERR_BOOTM_GUNZIP 4
36#define ERR_BOOTP_TIMEOUT 5
37#define ERR_DHCP 6
38#define ERR_TFTP 7
39#define ERR_NOLAN 8
40#define ERR_LANDRV 9
41
42#define CONFIG_BOARD_TYPES 1
43#define MVBLUE_BOARD_BOX 1
44#define MVBLUE_BOARD_LYNX 2
45
46#if 0
47#define ERR_LED(code) do { if (code) \
48 *(volatile char *)(0xff000003) = ( 3 | (code<<4) ) & 0xf3; \
49 else \
50 *(volatile char *)(0xff000003) = ( 1 ); \
51 } while(0)
52#else
53#define ERR_LED(code)
54#endif
55
wdenk1ebf41e2004-01-02 14:00:00 +000056#undef DEBUG
wdenk4e7a58a2003-12-07 19:24:00 +000057
58#define CONFIG_MPC824X 1
59#define CONFIG_MPC8245 1
60#define CONFIG_MVBLUE 1
61
62#define CONFIG_CLOCKS_IN_MHZ 1
63
64#define CONFIG_BOARD_TYPES 1
65
66#define CONFIG_CONS_INDEX 1
67#define CONFIG_BAUDRATE 115200
68#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
69
70#define CONFIG_BOOTDELAY 3
71#define CONFIG_BOOT_RETRY_TIME -1
72
73#define CONFIG_AUTOBOOT_KEYED
wdenk1ebf41e2004-01-02 14:00:00 +000074#define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds (stop with 's')...\n"
75#define CONFIG_AUTOBOOT_STOP_STR "s"
wdenk4e7a58a2003-12-07 19:24:00 +000076#define CONFIG_ZERO_BOOTDELAY_CHECK
77#define CONFIG_RESET_TO_RETRY 60
78
wdenk4e7a58a2003-12-07 19:24:00 +000079
Jon Loeliger446e1f52007-07-08 14:14:17 -050080/*
81 * Command line configuration.
82 */
wdenk4e7a58a2003-12-07 19:24:00 +000083
Jon Loeliger446e1f52007-07-08 14:14:17 -050084#define CONFIG_CMD_ASKENV
85#define CONFIG_CMD_BOOTD
86#define CONFIG_CMD_CACHE
87#define CONFIG_CMD_DHCP
88#define CONFIG_CMD_ECHO
89#define CONFIG_CMD_ENV
90#define CONFIG_CMD_FLASH
91#define CONFIG_CMD_IMI
92#define CONFIG_CMD_IRQ
93#define CONFIG_CMD_NET
94#define CONFIG_CMD_PCI
95#define CONFIG_CMD_RUN
wdenk4e7a58a2003-12-07 19:24:00 +000096
Jon Loeliger446e1f52007-07-08 14:14:17 -050097
Jon Loeligerdf5f5442007-07-09 21:24:19 -050098/*
99 * BOOTP options
100 */
101#define CONFIG_BOOTP_SUBNETMASK
102#define CONFIG_BOOTP_GATEWAY
103#define CONFIG_BOOTP_HOSTNAME
104#define CONFIG_BOOTP_BOOTPATH
105#define CONFIG_BOOTP_BOOTFILESIZE
106#define CONFIG_BOOTP_SUBNETMASK
107#define CONFIG_BOOTP_GATEWAY
108#define CONFIG_BOOTP_HOSTNAME
109#define CONFIG_BOOTP_NISDOMAIN
110#define CONFIG_BOOTP_BOOTPATH
111#define CONFIG_BOOTP_DNS
112#define CONFIG_BOOTP_DNS2
113#define CONFIG_BOOTP_SEND_HOSTNAME
114#define CONFIG_BOOTP_NTPSERVER
115#define CONFIG_BOOTP_TIMEOFFSET
116
wdenk4e7a58a2003-12-07 19:24:00 +0000117
118/*
119 * Miscellaneous configurable options
120 */
121#define CFG_LONGHELP /* undef to save memory */
122#define CFG_PROMPT "=> " /* Monitor Command Prompt */
123#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
124
125#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
126#define CFG_MAXARGS 16 /* Max number of command args */
127#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
128#define CFG_LOAD_ADDR 0x00100000 /* Default load address */
129
130#define CONFIG_BOOTCOMMAND "run nfsboot"
131#define CONFIG_BOOTARGS "root=/dev/mtdblock5 ro rootfstype=jffs2"
132
133#define CONFIG_NFSBOOTCOMMAND "bootp; run nfsargs addcons;bootm"
134
wdenk1ebf41e2004-01-02 14:00:00 +0000135#define CONFIG_EXTRA_ENV_SETTINGS \
136 "console_nr=0\0" \
137 "dhcp_client_id=mvBOX-XP\0" \
138 "dhcp_vendor-class-identifier=mvBOX\0" \
139 "adminboot=setenv bootargs root=/dev/mtdblock5 rw rootfstype=jffs2;run addcons;bootm ffc00000\0" \
140 "flashboot=setenv bootargs root=/dev/mtdblock5 ro rootfstype=jffs2;run addcons;bootm ffc00000\0" \
141 "safeboot=setenv bootargs root=/dev/mtdblock2 rw rootfstype=cramfs;run addcons;bootm ffc00000\0" \
142 "hdboot=setenv bootargs root=/dev/hda1;run addcons;bootm ffc00000\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100143 "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
144 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off\0" \
145 "addcons=setenv bootargs ${bootargs} console=ttyS${console_nr},${baudrate}N8\0" \
wdenk4e7a58a2003-12-07 19:24:00 +0000146 "mv_version=" MV_VERSION "\0" \
wdenk1ebf41e2004-01-02 14:00:00 +0000147 "bootretry=30\0"
wdenk4e7a58a2003-12-07 19:24:00 +0000148
149#define CONFIG_OVERWRITE_ETHADDR_ONCE
150
151/*-----------------------------------------------------------------------
152 * PCI stuff
153 *-----------------------------------------------------------------------
154 */
155
wdenk1ebf41e2004-01-02 14:00:00 +0000156#define CONFIG_PCI
wdenk4e7a58a2003-12-07 19:24:00 +0000157#define CONFIG_PCI_PNP
158#define CONFIG_PCI_SCAN_SHOW
159
wdenk1ebf41e2004-01-02 14:00:00 +0000160#define CONFIG_NET_MULTI
wdenk4e7a58a2003-12-07 19:24:00 +0000161#define CONFIG_NET_RETRY_COUNT 5
162
163#define CONFIG_TULIP
164#define CONFIG_TULIP_FIX_DAVICOM 1
165#define CONFIG_ETHADDR b6:b4:45:eb:fb:c0
166
167#define CONFIG_HW_WATCHDOG
168
169/*-----------------------------------------------------------------------
170 * Start addresses for the final memory configuration
171 * (Set up by the startup code)
172 * Please note that CFG_SDRAM_BASE _must_ start at 0
173 */
174#define CFG_SDRAM_BASE 0x00000000
175
wdenk1ebf41e2004-01-02 14:00:00 +0000176#define CFG_FLASH_BASE 0xFFF00000
177#define CFG_MONITOR_BASE TEXT_BASE
wdenk4e7a58a2003-12-07 19:24:00 +0000178
179#define CFG_RESET_ADDRESS 0xFFF00100
180#define CFG_EUMB_ADDR 0xFC000000
181
182#define CFG_MONITOR_LEN 0x00100000
183#define CFG_MALLOC_LEN (512 << 10) /* Reserve some kB for malloc() */
184
185#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
186#define CFG_MEMTEST_END 0x00800000 /* 1M ... 8M in DRAM */
187
188/* Maximum amount of RAM. */
189#define CFG_MAX_RAM_SIZE 0x10000000 /* 0 .. 256MB of (S)DRAM */
190
191
192#if CFG_MONITOR_BASE >= CFG_FLASH_BASE
193#undef CFG_RAMBOOT
194#else
195#define CFG_RAMBOOT
196#endif
197
198#define CFG_ISA_IO 0xFE000000
199
200/*
201 * serial configuration
202 */
203#define CFG_NS16550
204#define CFG_NS16550_SERIAL
205
206#define CFG_NS16550_REG_SIZE 1
207
208#define CFG_NS16550_CLK get_bus_freq(0)
209
210#define CFG_NS16550_COM1 (CFG_EUMB_ADDR + 0x4500)
211#define CFG_NS16550_COM2 (CFG_EUMB_ADDR + 0x4600)
212
213/*-----------------------------------------------------------------------
214 * Definitions for initial stack pointer and data area
215 */
216#define CFG_INIT_RAM_ADDR 0x40000000
217#define CFG_INIT_RAM_END 0x1000
218#define CFG_GBL_DATA_SIZE 128
219#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
220
221/*
222 * Low Level Configuration Settings
223 * (address mappings, register initial values, etc.)
224 * You should know what you are doing if you make changes here.
225 * For the detail description refer to the MPC8240 user's manual.
226 */
227
wdenk1ebf41e2004-01-02 14:00:00 +0000228#define CONFIG_SYS_CLK_FREQ 33000000
wdenk4e7a58a2003-12-07 19:24:00 +0000229#define CFG_HZ 10000
230
231/* Bit-field values for MCCR1. */
232#define CFG_ROMNAL 7
233#define CFG_ROMFAL 11
234
235/* Bit-field values for MCCR2. */
236#define CFG_TSWAIT 0x5
wdenk1ebf41e2004-01-02 14:00:00 +0000237#define CFG_REFINT 430
wdenk4e7a58a2003-12-07 19:24:00 +0000238
239/* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. */
wdenk1ebf41e2004-01-02 14:00:00 +0000240#define CFG_BSTOPRE 121
wdenk4e7a58a2003-12-07 19:24:00 +0000241
242/* Bit-field values for MCCR3. */
243#define CFG_REFREC 8
244
245/* Bit-field values for MCCR4. */
wdenk1ebf41e2004-01-02 14:00:00 +0000246#define CFG_PRETOACT 3
247#define CFG_ACTTOPRE 5
wdenk4e7a58a2003-12-07 19:24:00 +0000248#define CFG_ACTORW 3
249#define CFG_SDMODE_CAS_LAT 3
250#define CFG_REGISTERD_TYPE_BUFFER 1
251#define CFG_EXTROM 1
252#define CFG_REGDIMM 0
253#define CFG_DBUS_SIZE2 1
254#define CFG_SDMODE_WRAP 0
255
256#define CFG_PGMAX 0x32
257#define CFG_SDRAM_DSCD 0x20
258
259/* Memory bank settings.
260 * Only bits 20-29 are actually used from these vales to set the
261 * start/end addresses. The upper two bits will always be 0, and the lower
262 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
263 * address. Refer to the MPC8240 book.
264 */
265
266#define CFG_BANK0_START 0x00000000
267#define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
268#define CFG_BANK0_ENABLE 1
269#define CFG_BANK1_START 0x3ff00000
270#define CFG_BANK1_END 0x3fffffff
271#define CFG_BANK1_ENABLE 0
272#define CFG_BANK2_START 0x3ff00000
273#define CFG_BANK2_END 0x3fffffff
274#define CFG_BANK2_ENABLE 0
275#define CFG_BANK3_START 0x3ff00000
276#define CFG_BANK3_END 0x3fffffff
277#define CFG_BANK3_ENABLE 0
278#define CFG_BANK4_START 0x3ff00000
279#define CFG_BANK4_END 0x3fffffff
280#define CFG_BANK4_ENABLE 0
281#define CFG_BANK5_START 0x3ff00000
282#define CFG_BANK5_END 0x3fffffff
283#define CFG_BANK5_ENABLE 0
284#define CFG_BANK6_START 0x3ff00000
285#define CFG_BANK6_END 0x3fffffff
286#define CFG_BANK6_ENABLE 0
287#define CFG_BANK7_START 0x3ff00000
288#define CFG_BANK7_END 0x3fffffff
289#define CFG_BANK7_ENABLE 0
290
291#define CFG_ODCR 0xff
292
293#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
294#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
295
296#define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
297#define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
298
299#define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
300#define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
301
302#define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
303#define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
304
305#define CFG_DBAT0L CFG_IBAT0L
306#define CFG_DBAT0U CFG_IBAT0U
307#define CFG_DBAT1L CFG_IBAT1L
308#define CFG_DBAT1U CFG_IBAT1U
309#define CFG_DBAT2L CFG_IBAT2L
310#define CFG_DBAT2U CFG_IBAT2U
311#define CFG_DBAT3L CFG_IBAT3L
312#define CFG_DBAT3U CFG_IBAT3U
313
314/*
315 * For booting Linux, the board info and command line data
316 * have to be in the first 8 MB of memory, since this is
317 * the maximum mapped by the Linux kernel during initialization.
318 */
319#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
320
321/*-----------------------------------------------------------------------
322 * FLASH organization
323 */
wdenk1ebf41e2004-01-02 14:00:00 +0000324#undef CFG_FLASH_PROTECTION
wdenk4e7a58a2003-12-07 19:24:00 +0000325#define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
326#define CFG_MAX_FLASH_SECT 63 /* Max number of sectors per flash */
327
328#define CFG_FLASH_ERASE_TOUT 12000
329#define CFG_FLASH_WRITE_TOUT 1000
330
331
wdenk1ebf41e2004-01-02 14:00:00 +0000332#define CFG_ENV_IS_IN_FLASH
wdenk4e7a58a2003-12-07 19:24:00 +0000333
334#define CFG_ENV_OFFSET 0x00010000
wdenk1ebf41e2004-01-02 14:00:00 +0000335#define CFG_ENV_SIZE 0x00010000
336#define CFG_ENV_SECT_SIZE 0x00010000
wdenk4e7a58a2003-12-07 19:24:00 +0000337
338/*-----------------------------------------------------------------------
339 * Cache Configuration
340 */
341#define CFG_CACHELINE_SIZE 32
Jon Loeliger446e1f52007-07-08 14:14:17 -0500342#if defined(CONFIG_CMD_KGDB)
wdenk4e7a58a2003-12-07 19:24:00 +0000343#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
344#endif
345
346/*
347 * Internal Definitions
348 *
349 * Boot Flags
350 */
351#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
352#define BOOTFLAG_WARM 0x02 /* Software reboot */
353
354#endif /* __CONFIG_H */