wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame^] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | |
| 25 | #ifndef __CONFIG_H |
| 26 | #define __CONFIG_H |
| 27 | |
| 28 | #define MV_VERSION "v0.2.0" |
| 29 | |
| 30 | /* LED0 = Power , LED1 = Error , LED2-5 = error code, LED6-7=00 -->PPCBoot error */ |
| 31 | #define ERR_NONE 0 |
| 32 | #define ERR_ENV 1 |
| 33 | #define ERR_BOOTM_BADMAGIC 2 |
| 34 | #define ERR_BOOTM_BADCRC 3 |
| 35 | #define ERR_BOOTM_GUNZIP 4 |
| 36 | #define ERR_BOOTP_TIMEOUT 5 |
| 37 | #define ERR_DHCP 6 |
| 38 | #define ERR_TFTP 7 |
| 39 | #define ERR_NOLAN 8 |
| 40 | #define ERR_LANDRV 9 |
| 41 | |
| 42 | #define CONFIG_BOARD_TYPES 1 |
| 43 | #define MVBLUE_BOARD_BOX 1 |
| 44 | #define MVBLUE_BOARD_LYNX 2 |
| 45 | |
| 46 | #if 0 |
| 47 | #define ERR_LED(code) do { if (code) \ |
| 48 | *(volatile char *)(0xff000003) = ( 3 | (code<<4) ) & 0xf3; \ |
| 49 | else \ |
| 50 | *(volatile char *)(0xff000003) = ( 1 ); \ |
| 51 | } while(0) |
| 52 | #else |
| 53 | #define ERR_LED(code) |
| 54 | #endif |
| 55 | |
| 56 | #undef DEBUG |
| 57 | |
| 58 | #define CONFIG_MPC824X 1 |
| 59 | #define CONFIG_MPC8245 1 |
| 60 | #define CONFIG_MVBLUE 1 |
| 61 | |
| 62 | #define CONFIG_CLOCKS_IN_MHZ 1 |
| 63 | |
| 64 | #define CONFIG_BOARD_TYPES 1 |
| 65 | |
| 66 | #define CONFIG_CONS_INDEX 1 |
| 67 | #define CONFIG_BAUDRATE 115200 |
| 68 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 69 | |
| 70 | #define CONFIG_BOOTDELAY 3 |
| 71 | #define CONFIG_BOOT_RETRY_TIME -1 |
| 72 | |
| 73 | #define CONFIG_AUTOBOOT_KEYED |
| 74 | #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds (stop with 's')...\n\0" |
| 75 | #define CONFIG_AUTOBOOT_STOP_STR "s\0" |
| 76 | #define CONFIG_ZERO_BOOTDELAY_CHECK |
| 77 | #define CONFIG_RESET_TO_RETRY 60 |
| 78 | |
| 79 | #define CONFIG_COMMANDS ( CFG_CMD_ASKENV | CFG_CMD_BOOTD | CFG_CMD_CACHE | CFG_CMD_DHCP | \ |
| 80 | CFG_CMD_ECHO | CFG_CMD_ENV | CFG_CMD_FLASH | CFG_CMD_IMI | \ |
| 81 | CFG_CMD_IRQ | CFG_CMD_NET | CFG_CMD_PCI | CFG_CMD_RUN ) |
| 82 | |
| 83 | |
| 84 | #define CONFIG_BOOTP_MASK ( 0xffffffff ) |
| 85 | |
| 86 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ |
| 87 | #include <cmd_confdefs.h> |
| 88 | |
| 89 | /* |
| 90 | * Miscellaneous configurable options |
| 91 | */ |
| 92 | #define CFG_LONGHELP /* undef to save memory */ |
| 93 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
| 94 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 95 | |
| 96 | #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) |
| 97 | #define CFG_MAXARGS 16 /* Max number of command args */ |
| 98 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 99 | #define CFG_LOAD_ADDR 0x00100000 /* Default load address */ |
| 100 | |
| 101 | #define CONFIG_BOOTCOMMAND "run nfsboot" |
| 102 | #define CONFIG_BOOTARGS "root=/dev/mtdblock5 ro rootfstype=jffs2" |
| 103 | |
| 104 | #define CONFIG_NFSBOOTCOMMAND "bootp; run nfsargs addcons;bootm" |
| 105 | |
| 106 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 107 | "console_nr=0\0" \ |
| 108 | "dhcp_client_id=mvBOX-XP\0" \ |
| 109 | "dhcp_vendor-class-identifier=mvBOX\0" \ |
| 110 | "adminboot=setenv bootargs root=/dev/mtdblock5 rw rootfstype=jffs2;run addcons;bootm ffc00000\0" \ |
| 111 | "flashboot=setenv bootargs root=/dev/mtdblock5 ro rootfstype=jffs2;run addcons;bootm ffc00000\0" \ |
| 112 | "safeboot=setenv bootargs root=/dev/mtdblock2 rw rootfstype=cramfs;run addcons;bootm ffc00000\0" \ |
| 113 | "hdboot=setenv bootargs root=/dev/hda1;run addcons;bootm ffc00000\0" \ |
| 114 | "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \ |
| 115 | "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off\0" \ |
| 116 | "addcons=setenv bootargs $(bootargs) console=ttyS$(console_nr),$(baudrate)N8\0" \ |
| 117 | "mv_version=" MV_VERSION "\0" \ |
| 118 | "bootretry=30\0" |
| 119 | |
| 120 | #define CONFIG_OVERWRITE_ETHADDR_ONCE |
| 121 | |
| 122 | /*----------------------------------------------------------------------- |
| 123 | * PCI stuff |
| 124 | *----------------------------------------------------------------------- |
| 125 | */ |
| 126 | |
| 127 | #define CONFIG_PCI |
| 128 | #define CONFIG_PCI_PNP |
| 129 | #define CONFIG_PCI_SCAN_SHOW |
| 130 | |
| 131 | #define CONFIG_NET_MULTI |
| 132 | #define CONFIG_NET_RETRY_COUNT 5 |
| 133 | |
| 134 | #define CONFIG_TULIP |
| 135 | #define CONFIG_TULIP_FIX_DAVICOM 1 |
| 136 | #define CONFIG_ETHADDR b6:b4:45:eb:fb:c0 |
| 137 | |
| 138 | #define CONFIG_HW_WATCHDOG |
| 139 | |
| 140 | /*----------------------------------------------------------------------- |
| 141 | * Start addresses for the final memory configuration |
| 142 | * (Set up by the startup code) |
| 143 | * Please note that CFG_SDRAM_BASE _must_ start at 0 |
| 144 | */ |
| 145 | #define CFG_SDRAM_BASE 0x00000000 |
| 146 | |
| 147 | #define CFG_FLASH_BASE 0xFFF00000 |
| 148 | #define CFG_MONITOR_BASE TEXT_BASE |
| 149 | |
| 150 | #define CFG_RESET_ADDRESS 0xFFF00100 |
| 151 | #define CFG_EUMB_ADDR 0xFC000000 |
| 152 | |
| 153 | #define CFG_MONITOR_LEN 0x00100000 |
| 154 | #define CFG_MALLOC_LEN (512 << 10) /* Reserve some kB for malloc() */ |
| 155 | |
| 156 | #define CFG_MEMTEST_START 0x00100000 /* memtest works on */ |
| 157 | #define CFG_MEMTEST_END 0x00800000 /* 1M ... 8M in DRAM */ |
| 158 | |
| 159 | /* Maximum amount of RAM. */ |
| 160 | #define CFG_MAX_RAM_SIZE 0x10000000 /* 0 .. 256MB of (S)DRAM */ |
| 161 | |
| 162 | |
| 163 | #if CFG_MONITOR_BASE >= CFG_FLASH_BASE |
| 164 | #undef CFG_RAMBOOT |
| 165 | #else |
| 166 | #define CFG_RAMBOOT |
| 167 | #endif |
| 168 | |
| 169 | #define CFG_ISA_IO 0xFE000000 |
| 170 | |
| 171 | /* |
| 172 | * serial configuration |
| 173 | */ |
| 174 | #define CFG_NS16550 |
| 175 | #define CFG_NS16550_SERIAL |
| 176 | |
| 177 | #define CFG_NS16550_REG_SIZE 1 |
| 178 | |
| 179 | #define CFG_NS16550_CLK get_bus_freq(0) |
| 180 | |
| 181 | #define CFG_NS16550_COM1 (CFG_EUMB_ADDR + 0x4500) |
| 182 | #define CFG_NS16550_COM2 (CFG_EUMB_ADDR + 0x4600) |
| 183 | |
| 184 | /*----------------------------------------------------------------------- |
| 185 | * Definitions for initial stack pointer and data area |
| 186 | */ |
| 187 | #define CFG_INIT_RAM_ADDR 0x40000000 |
| 188 | #define CFG_INIT_RAM_END 0x1000 |
| 189 | #define CFG_GBL_DATA_SIZE 128 |
| 190 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 191 | |
| 192 | /* |
| 193 | * Low Level Configuration Settings |
| 194 | * (address mappings, register initial values, etc.) |
| 195 | * You should know what you are doing if you make changes here. |
| 196 | * For the detail description refer to the MPC8240 user's manual. |
| 197 | */ |
| 198 | |
| 199 | #define CONFIG_SYS_CLK_FREQ 33000000 |
| 200 | #define CFG_HZ 10000 |
| 201 | |
| 202 | /* Bit-field values for MCCR1. */ |
| 203 | #define CFG_ROMNAL 7 |
| 204 | #define CFG_ROMFAL 11 |
| 205 | |
| 206 | /* Bit-field values for MCCR2. */ |
| 207 | #define CFG_TSWAIT 0x5 |
| 208 | #define CFG_REFINT 430 |
| 209 | |
| 210 | /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. */ |
| 211 | #define CFG_BSTOPRE 121 |
| 212 | |
| 213 | /* Bit-field values for MCCR3. */ |
| 214 | #define CFG_REFREC 8 |
| 215 | |
| 216 | /* Bit-field values for MCCR4. */ |
| 217 | #define CFG_PRETOACT 3 |
| 218 | #define CFG_ACTTOPRE 5 |
| 219 | #define CFG_ACTORW 3 |
| 220 | #define CFG_SDMODE_CAS_LAT 3 |
| 221 | #define CFG_REGISTERD_TYPE_BUFFER 1 |
| 222 | #define CFG_EXTROM 1 |
| 223 | #define CFG_REGDIMM 0 |
| 224 | #define CFG_DBUS_SIZE2 1 |
| 225 | #define CFG_SDMODE_WRAP 0 |
| 226 | |
| 227 | #define CFG_PGMAX 0x32 |
| 228 | #define CFG_SDRAM_DSCD 0x20 |
| 229 | |
| 230 | /* Memory bank settings. |
| 231 | * Only bits 20-29 are actually used from these vales to set the |
| 232 | * start/end addresses. The upper two bits will always be 0, and the lower |
| 233 | * 20 bits will be 0x00000 for a start address, or 0xfffff for an end |
| 234 | * address. Refer to the MPC8240 book. |
| 235 | */ |
| 236 | |
| 237 | #define CFG_BANK0_START 0x00000000 |
| 238 | #define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1) |
| 239 | #define CFG_BANK0_ENABLE 1 |
| 240 | #define CFG_BANK1_START 0x3ff00000 |
| 241 | #define CFG_BANK1_END 0x3fffffff |
| 242 | #define CFG_BANK1_ENABLE 0 |
| 243 | #define CFG_BANK2_START 0x3ff00000 |
| 244 | #define CFG_BANK2_END 0x3fffffff |
| 245 | #define CFG_BANK2_ENABLE 0 |
| 246 | #define CFG_BANK3_START 0x3ff00000 |
| 247 | #define CFG_BANK3_END 0x3fffffff |
| 248 | #define CFG_BANK3_ENABLE 0 |
| 249 | #define CFG_BANK4_START 0x3ff00000 |
| 250 | #define CFG_BANK4_END 0x3fffffff |
| 251 | #define CFG_BANK4_ENABLE 0 |
| 252 | #define CFG_BANK5_START 0x3ff00000 |
| 253 | #define CFG_BANK5_END 0x3fffffff |
| 254 | #define CFG_BANK5_ENABLE 0 |
| 255 | #define CFG_BANK6_START 0x3ff00000 |
| 256 | #define CFG_BANK6_END 0x3fffffff |
| 257 | #define CFG_BANK6_ENABLE 0 |
| 258 | #define CFG_BANK7_START 0x3ff00000 |
| 259 | #define CFG_BANK7_END 0x3fffffff |
| 260 | #define CFG_BANK7_ENABLE 0 |
| 261 | |
| 262 | #define CFG_ODCR 0xff |
| 263 | |
| 264 | #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 265 | #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 266 | |
| 267 | #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 268 | #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) |
| 269 | |
| 270 | #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 271 | #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
| 272 | |
| 273 | #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 274 | #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
| 275 | |
| 276 | #define CFG_DBAT0L CFG_IBAT0L |
| 277 | #define CFG_DBAT0U CFG_IBAT0U |
| 278 | #define CFG_DBAT1L CFG_IBAT1L |
| 279 | #define CFG_DBAT1U CFG_IBAT1U |
| 280 | #define CFG_DBAT2L CFG_IBAT2L |
| 281 | #define CFG_DBAT2U CFG_IBAT2U |
| 282 | #define CFG_DBAT3L CFG_IBAT3L |
| 283 | #define CFG_DBAT3U CFG_IBAT3U |
| 284 | |
| 285 | /* |
| 286 | * For booting Linux, the board info and command line data |
| 287 | * have to be in the first 8 MB of memory, since this is |
| 288 | * the maximum mapped by the Linux kernel during initialization. |
| 289 | */ |
| 290 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 291 | |
| 292 | /*----------------------------------------------------------------------- |
| 293 | * FLASH organization |
| 294 | */ |
| 295 | #undef CFG_FLASH_PROTECTION |
| 296 | #define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */ |
| 297 | #define CFG_MAX_FLASH_SECT 63 /* Max number of sectors per flash */ |
| 298 | |
| 299 | #define CFG_FLASH_ERASE_TOUT 12000 |
| 300 | #define CFG_FLASH_WRITE_TOUT 1000 |
| 301 | |
| 302 | |
| 303 | #define CFG_ENV_IS_IN_FLASH |
| 304 | |
| 305 | #define CFG_ENV_OFFSET 0x00010000 |
| 306 | #define CFG_ENV_SIZE 0x00010000 |
| 307 | #define CFG_ENV_SECT_SIZE 0x00010000 |
| 308 | |
| 309 | /*----------------------------------------------------------------------- |
| 310 | * Cache Configuration |
| 311 | */ |
| 312 | #define CFG_CACHELINE_SIZE 32 |
| 313 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 314 | #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
| 315 | #endif |
| 316 | |
| 317 | /* |
| 318 | * Internal Definitions |
| 319 | * |
| 320 | * Boot Flags |
| 321 | */ |
| 322 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 323 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 324 | |
| 325 | #endif /* __CONFIG_H */ |