blob: f205be402abef213def7609a64380353aa3d2616 [file] [log] [blame]
Tom Warren112a1882011-04-14 12:18:06 +00001/*
2* (C) Copyright 2010-2011
3* NVIDIA Corporation <www.nvidia.com>
4*
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warren112a1882011-04-14 12:18:06 +00006*/
Tom Warren61c6d0e2012-12-11 13:34:15 +00007
8/* Tegra AP (Application Processor) code */
9
Tom Warrenab371962012-09-19 15:50:56 -070010#include <common.h>
Tom Warren112a1882011-04-14 12:18:06 +000011#include <asm/io.h>
Simon Glass1fed82a2012-04-02 13:18:50 +000012#include <asm/arch/gp_padctrl.h>
Tom Warrenab371962012-09-19 15:50:56 -070013#include <asm/arch-tegra/ap.h>
Tom Warren61c6d0e2012-12-11 13:34:15 +000014#include <asm/arch-tegra/clock.h>
Tom Warrenab371962012-09-19 15:50:56 -070015#include <asm/arch-tegra/fuse.h>
16#include <asm/arch-tegra/pmc.h>
17#include <asm/arch-tegra/scu.h>
Tom Warrene3d95bc2013-01-28 13:32:10 +000018#include <asm/arch-tegra/tegra.h>
Tom Warrenab371962012-09-19 15:50:56 -070019#include <asm/arch-tegra/warmboot.h>
Tom Warren112a1882011-04-14 12:18:06 +000020
Tom Warren8b817112013-04-10 10:32:32 -070021int tegra_get_chip(void)
Simon Glass1fed82a2012-04-02 13:18:50 +000022{
Tom Warren8b817112013-04-10 10:32:32 -070023 int rev;
24 struct apb_misc_gp_ctlr *gp =
25 (struct apb_misc_gp_ctlr *)NV_PA_APB_MISC_GP_BASE;
Simon Glass1fed82a2012-04-02 13:18:50 +000026
27 /*
28 * This is undocumented, Chip ID is bits 15:8 of the register
29 * APB_MISC + 0x804, and has value 0x20 for Tegra20, 0x30 for
Tom Warrene3d95bc2013-01-28 13:32:10 +000030 * Tegra30, and 0x35 for T114.
Simon Glass1fed82a2012-04-02 13:18:50 +000031 */
Simon Glass1fed82a2012-04-02 13:18:50 +000032 rev = (readl(&gp->hidrev) & HIDREV_CHIPID_MASK) >> HIDREV_CHIPID_SHIFT;
Tom Warren8b817112013-04-10 10:32:32 -070033 debug("%s: CHIPID is 0x%02X\n", __func__, rev);
34
35 return rev;
36}
37
38int tegra_get_sku_info(void)
39{
40 int sku_id;
41 struct fuse_regs *fuse = (struct fuse_regs *)NV_PA_FUSE_BASE;
Simon Glass1fed82a2012-04-02 13:18:50 +000042
Tom Warren8b817112013-04-10 10:32:32 -070043 sku_id = readl(&fuse->sku_info) & 0xff;
44 debug("%s: SKU info byte is 0x%02X\n", __func__, sku_id);
Simon Glass1fed82a2012-04-02 13:18:50 +000045
Tom Warren8b817112013-04-10 10:32:32 -070046 return sku_id;
47}
48
49int tegra_get_chip_sku(void)
50{
51 uint sku_id, chip_id;
52
53 chip_id = tegra_get_chip();
54 sku_id = tegra_get_sku_info();
55
56 switch (chip_id) {
Allen Martin55d98a12012-08-31 08:30:00 +000057 case CHIPID_TEGRA20:
Tom Warren8b817112013-04-10 10:32:32 -070058 switch (sku_id) {
Stephen Warrena8512db2013-05-17 14:10:15 +000059 case SKU_ID_T20_7:
Simon Glass1fed82a2012-04-02 13:18:50 +000060 case SKU_ID_T20:
61 return TEGRA_SOC_T20;
62 case SKU_ID_T25SE:
63 case SKU_ID_AP25:
64 case SKU_ID_T25:
65 case SKU_ID_AP25E:
66 case SKU_ID_T25E:
67 return TEGRA_SOC_T25;
68 }
69 break;
Tom Warren61c6d0e2012-12-11 13:34:15 +000070 case CHIPID_TEGRA30:
Tom Warren8b817112013-04-10 10:32:32 -070071 switch (sku_id) {
Stephen Warrend9cd5022013-03-27 09:37:02 +000072 case SKU_ID_T33:
Tom Warren61c6d0e2012-12-11 13:34:15 +000073 case SKU_ID_T30:
Alban Bedelc5fb3082013-11-13 17:27:18 +010074 case SKU_ID_TM30MQS_P_A3:
Stephen Warren8ac88852014-01-21 17:19:19 -070075 default:
Tom Warren61c6d0e2012-12-11 13:34:15 +000076 return TEGRA_SOC_T30;
77 }
78 break;
Tom Warrene3d95bc2013-01-28 13:32:10 +000079 case CHIPID_TEGRA114:
Tom Warren8b817112013-04-10 10:32:32 -070080 switch (sku_id) {
Tom Warrene3d95bc2013-01-28 13:32:10 +000081 case SKU_ID_T114_ENG:
Stephen Warrenb08795a2013-05-17 14:10:14 +000082 case SKU_ID_T114_1:
Stephen Warren8ac88852014-01-21 17:19:19 -070083 default:
Tom Warrene3d95bc2013-01-28 13:32:10 +000084 return TEGRA_SOC_T114;
85 }
86 break;
Simon Glass1fed82a2012-04-02 13:18:50 +000087 }
Tom Warren8b817112013-04-10 10:32:32 -070088 /* unknown chip/sku id */
89 printf("%s: ERROR: UNKNOWN CHIP/SKU ID COMBO (0x%02X/0x%02X)\n",
90 __func__, chip_id, sku_id);
Simon Glass1fed82a2012-04-02 13:18:50 +000091 return TEGRA_SOC_UNKNOWN;
92}
93
Allen Martinc9c98462012-08-31 08:30:12 +000094static void enable_scu(void)
Tom Warren112a1882011-04-14 12:18:06 +000095{
96 struct scu_ctlr *scu = (struct scu_ctlr *)NV_PA_ARM_PERIPHBASE;
97 u32 reg;
98
Tom Warren642a4442013-05-23 12:26:18 +000099 /* Only enable the SCU on T20/T25 */
100 if (tegra_get_chip() != CHIPID_TEGRA20)
101 return;
102
Tom Warren112a1882011-04-14 12:18:06 +0000103 /* If SCU already setup/enabled, return */
104 if (readl(&scu->scu_ctrl) & SCU_CTRL_ENABLE)
105 return;
106
107 /* Invalidate all ways for all processors */
108 writel(0xFFFF, &scu->scu_inv_all);
109
110 /* Enable SCU - bit 0 */
111 reg = readl(&scu->scu_ctrl);
112 reg |= SCU_CTRL_ENABLE;
113 writel(reg, &scu->scu_ctrl);
114}
115
Tom Warren7ee52b02012-05-30 14:06:09 -0700116static u32 get_odmdata(void)
117{
118 /*
119 * ODMDATA is stored in the BCT in IRAM by the BootROM.
120 * The BCT start and size are stored in the BIT in IRAM.
121 * Read the data @ bct_start + (bct_size - 12). This works
122 * on T20 and T30 BCTs, which are locked down. If this changes
123 * in new chips (T114, etc.), we can revisit this algorithm.
124 */
125
126 u32 bct_start, odmdata;
127
Tom Warren61c6d0e2012-12-11 13:34:15 +0000128 bct_start = readl(NV_PA_BASE_SRAM + NVBOOTINFOTABLE_BCTPTR);
Tom Warren7ee52b02012-05-30 14:06:09 -0700129 odmdata = readl(bct_start + BCT_ODMDATA_OFFSET);
130
131 return odmdata;
132}
133
Allen Martinc9c98462012-08-31 08:30:12 +0000134static void init_pmc_scratch(void)
Tom Warren112a1882011-04-14 12:18:06 +0000135{
Tom Warren22562a42012-09-04 17:00:24 -0700136 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Tom Warren7ee52b02012-05-30 14:06:09 -0700137 u32 odmdata;
Tom Warren112a1882011-04-14 12:18:06 +0000138 int i;
139
140 /* SCRATCH0 is initialized by the boot ROM and shouldn't be cleared */
141 for (i = 0; i < 23; i++)
142 writel(0, &pmc->pmc_scratch1+i);
143
144 /* ODMDATA is for kernel use to determine RAM size, LP config, etc. */
Tom Warren7ee52b02012-05-30 14:06:09 -0700145 odmdata = get_odmdata();
146 writel(odmdata, &pmc->pmc_scratch20);
Tom Warren112a1882011-04-14 12:18:06 +0000147}
148
Allen Martinc9c98462012-08-31 08:30:12 +0000149void s_init(void)
Tom Warren112a1882011-04-14 12:18:06 +0000150{
Simon Glassec8dab42011-11-05 03:56:50 +0000151 /* Init PMC scratch memory */
152 init_pmc_scratch();
Tom Warren112a1882011-04-14 12:18:06 +0000153
Simon Glassec8dab42011-11-05 03:56:50 +0000154 enable_scu();
Tom Warren112a1882011-04-14 12:18:06 +0000155
Tom Warren82b51342013-03-25 16:22:26 -0700156 /* init the cache */
157 config_cache();
Tom Warren112a1882011-04-14 12:18:06 +0000158}