Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010-2011 |
| 3 | * NVIDIA Corporation <www.nvidia.com> |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 6 | */ |
Tom Warren | 61c6d0e | 2012-12-11 13:34:15 +0000 | [diff] [blame] | 7 | |
| 8 | /* Tegra AP (Application Processor) code */ |
| 9 | |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 10 | #include <common.h> |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 11 | #include <asm/io.h> |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 12 | #include <asm/arch/gp_padctrl.h> |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 13 | #include <asm/arch-tegra/ap.h> |
Tom Warren | 61c6d0e | 2012-12-11 13:34:15 +0000 | [diff] [blame] | 14 | #include <asm/arch-tegra/clock.h> |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 15 | #include <asm/arch-tegra/fuse.h> |
| 16 | #include <asm/arch-tegra/pmc.h> |
| 17 | #include <asm/arch-tegra/scu.h> |
Tom Warren | e3d95bc | 2013-01-28 13:32:10 +0000 | [diff] [blame] | 18 | #include <asm/arch-tegra/tegra.h> |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 19 | #include <asm/arch-tegra/warmboot.h> |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 20 | |
Tom Warren | 8b81711 | 2013-04-10 10:32:32 -0700 | [diff] [blame] | 21 | int tegra_get_chip(void) |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 22 | { |
Tom Warren | 8b81711 | 2013-04-10 10:32:32 -0700 | [diff] [blame] | 23 | int rev; |
| 24 | struct apb_misc_gp_ctlr *gp = |
| 25 | (struct apb_misc_gp_ctlr *)NV_PA_APB_MISC_GP_BASE; |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 26 | |
| 27 | /* |
| 28 | * This is undocumented, Chip ID is bits 15:8 of the register |
| 29 | * APB_MISC + 0x804, and has value 0x20 for Tegra20, 0x30 for |
Tom Warren | e3d95bc | 2013-01-28 13:32:10 +0000 | [diff] [blame] | 30 | * Tegra30, and 0x35 for T114. |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 31 | */ |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 32 | rev = (readl(&gp->hidrev) & HIDREV_CHIPID_MASK) >> HIDREV_CHIPID_SHIFT; |
Tom Warren | 8b81711 | 2013-04-10 10:32:32 -0700 | [diff] [blame] | 33 | debug("%s: CHIPID is 0x%02X\n", __func__, rev); |
| 34 | |
| 35 | return rev; |
| 36 | } |
| 37 | |
| 38 | int tegra_get_sku_info(void) |
| 39 | { |
| 40 | int sku_id; |
| 41 | struct fuse_regs *fuse = (struct fuse_regs *)NV_PA_FUSE_BASE; |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 42 | |
Tom Warren | 8b81711 | 2013-04-10 10:32:32 -0700 | [diff] [blame] | 43 | sku_id = readl(&fuse->sku_info) & 0xff; |
| 44 | debug("%s: SKU info byte is 0x%02X\n", __func__, sku_id); |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 45 | |
Tom Warren | 8b81711 | 2013-04-10 10:32:32 -0700 | [diff] [blame] | 46 | return sku_id; |
| 47 | } |
| 48 | |
| 49 | int tegra_get_chip_sku(void) |
| 50 | { |
| 51 | uint sku_id, chip_id; |
| 52 | |
| 53 | chip_id = tegra_get_chip(); |
| 54 | sku_id = tegra_get_sku_info(); |
| 55 | |
| 56 | switch (chip_id) { |
Allen Martin | 55d98a1 | 2012-08-31 08:30:00 +0000 | [diff] [blame] | 57 | case CHIPID_TEGRA20: |
Tom Warren | 8b81711 | 2013-04-10 10:32:32 -0700 | [diff] [blame] | 58 | switch (sku_id) { |
Stephen Warren | a8512db | 2013-05-17 14:10:15 +0000 | [diff] [blame] | 59 | case SKU_ID_T20_7: |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 60 | case SKU_ID_T20: |
| 61 | return TEGRA_SOC_T20; |
| 62 | case SKU_ID_T25SE: |
| 63 | case SKU_ID_AP25: |
| 64 | case SKU_ID_T25: |
| 65 | case SKU_ID_AP25E: |
| 66 | case SKU_ID_T25E: |
| 67 | return TEGRA_SOC_T25; |
| 68 | } |
| 69 | break; |
Tom Warren | 61c6d0e | 2012-12-11 13:34:15 +0000 | [diff] [blame] | 70 | case CHIPID_TEGRA30: |
Tom Warren | 8b81711 | 2013-04-10 10:32:32 -0700 | [diff] [blame] | 71 | switch (sku_id) { |
Stephen Warren | d9cd502 | 2013-03-27 09:37:02 +0000 | [diff] [blame] | 72 | case SKU_ID_T33: |
Tom Warren | 61c6d0e | 2012-12-11 13:34:15 +0000 | [diff] [blame] | 73 | case SKU_ID_T30: |
Alban Bedel | c5fb308 | 2013-11-13 17:27:18 +0100 | [diff] [blame] | 74 | case SKU_ID_TM30MQS_P_A3: |
Stephen Warren | 8ac8885 | 2014-01-21 17:19:19 -0700 | [diff] [blame] | 75 | default: |
Tom Warren | 61c6d0e | 2012-12-11 13:34:15 +0000 | [diff] [blame] | 76 | return TEGRA_SOC_T30; |
| 77 | } |
| 78 | break; |
Tom Warren | e3d95bc | 2013-01-28 13:32:10 +0000 | [diff] [blame] | 79 | case CHIPID_TEGRA114: |
Tom Warren | 8b81711 | 2013-04-10 10:32:32 -0700 | [diff] [blame] | 80 | switch (sku_id) { |
Tom Warren | e3d95bc | 2013-01-28 13:32:10 +0000 | [diff] [blame] | 81 | case SKU_ID_T114_ENG: |
Stephen Warren | b08795a | 2013-05-17 14:10:14 +0000 | [diff] [blame] | 82 | case SKU_ID_T114_1: |
Stephen Warren | 8ac8885 | 2014-01-21 17:19:19 -0700 | [diff] [blame] | 83 | default: |
Tom Warren | e3d95bc | 2013-01-28 13:32:10 +0000 | [diff] [blame] | 84 | return TEGRA_SOC_T114; |
| 85 | } |
| 86 | break; |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 87 | } |
Tom Warren | 8b81711 | 2013-04-10 10:32:32 -0700 | [diff] [blame] | 88 | /* unknown chip/sku id */ |
| 89 | printf("%s: ERROR: UNKNOWN CHIP/SKU ID COMBO (0x%02X/0x%02X)\n", |
| 90 | __func__, chip_id, sku_id); |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 91 | return TEGRA_SOC_UNKNOWN; |
| 92 | } |
| 93 | |
Allen Martin | c9c9846 | 2012-08-31 08:30:12 +0000 | [diff] [blame] | 94 | static void enable_scu(void) |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 95 | { |
| 96 | struct scu_ctlr *scu = (struct scu_ctlr *)NV_PA_ARM_PERIPHBASE; |
| 97 | u32 reg; |
| 98 | |
Tom Warren | 642a444 | 2013-05-23 12:26:18 +0000 | [diff] [blame] | 99 | /* Only enable the SCU on T20/T25 */ |
| 100 | if (tegra_get_chip() != CHIPID_TEGRA20) |
| 101 | return; |
| 102 | |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 103 | /* If SCU already setup/enabled, return */ |
| 104 | if (readl(&scu->scu_ctrl) & SCU_CTRL_ENABLE) |
| 105 | return; |
| 106 | |
| 107 | /* Invalidate all ways for all processors */ |
| 108 | writel(0xFFFF, &scu->scu_inv_all); |
| 109 | |
| 110 | /* Enable SCU - bit 0 */ |
| 111 | reg = readl(&scu->scu_ctrl); |
| 112 | reg |= SCU_CTRL_ENABLE; |
| 113 | writel(reg, &scu->scu_ctrl); |
| 114 | } |
| 115 | |
Tom Warren | 7ee52b0 | 2012-05-30 14:06:09 -0700 | [diff] [blame] | 116 | static u32 get_odmdata(void) |
| 117 | { |
| 118 | /* |
| 119 | * ODMDATA is stored in the BCT in IRAM by the BootROM. |
| 120 | * The BCT start and size are stored in the BIT in IRAM. |
| 121 | * Read the data @ bct_start + (bct_size - 12). This works |
| 122 | * on T20 and T30 BCTs, which are locked down. If this changes |
| 123 | * in new chips (T114, etc.), we can revisit this algorithm. |
| 124 | */ |
| 125 | |
| 126 | u32 bct_start, odmdata; |
| 127 | |
Tom Warren | 61c6d0e | 2012-12-11 13:34:15 +0000 | [diff] [blame] | 128 | bct_start = readl(NV_PA_BASE_SRAM + NVBOOTINFOTABLE_BCTPTR); |
Tom Warren | 7ee52b0 | 2012-05-30 14:06:09 -0700 | [diff] [blame] | 129 | odmdata = readl(bct_start + BCT_ODMDATA_OFFSET); |
| 130 | |
| 131 | return odmdata; |
| 132 | } |
| 133 | |
Allen Martin | c9c9846 | 2012-08-31 08:30:12 +0000 | [diff] [blame] | 134 | static void init_pmc_scratch(void) |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 135 | { |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 136 | struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE; |
Tom Warren | 7ee52b0 | 2012-05-30 14:06:09 -0700 | [diff] [blame] | 137 | u32 odmdata; |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 138 | int i; |
| 139 | |
| 140 | /* SCRATCH0 is initialized by the boot ROM and shouldn't be cleared */ |
| 141 | for (i = 0; i < 23; i++) |
| 142 | writel(0, &pmc->pmc_scratch1+i); |
| 143 | |
| 144 | /* ODMDATA is for kernel use to determine RAM size, LP config, etc. */ |
Tom Warren | 7ee52b0 | 2012-05-30 14:06:09 -0700 | [diff] [blame] | 145 | odmdata = get_odmdata(); |
| 146 | writel(odmdata, &pmc->pmc_scratch20); |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 147 | } |
| 148 | |
Allen Martin | c9c9846 | 2012-08-31 08:30:12 +0000 | [diff] [blame] | 149 | void s_init(void) |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 150 | { |
Simon Glass | ec8dab4 | 2011-11-05 03:56:50 +0000 | [diff] [blame] | 151 | /* Init PMC scratch memory */ |
| 152 | init_pmc_scratch(); |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 153 | |
Simon Glass | ec8dab4 | 2011-11-05 03:56:50 +0000 | [diff] [blame] | 154 | enable_scu(); |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 155 | |
Tom Warren | 82b5134 | 2013-03-25 16:22:26 -0700 | [diff] [blame] | 156 | /* init the cache */ |
| 157 | config_cache(); |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 158 | } |