blob: 1faed4e69a5593aade99623258065e8df271ad9c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hueee86ff2015-10-26 19:47:52 +08002/*
3 * Copyright (C) 2015 Freescale Semiconductor
Mingkai Hueee86ff2015-10-26 19:47:52 +08004 */
5
6#ifndef __LS1043A_COMMON_H
7#define __LS1043A_COMMON_H
8
Sumit Garg2a2857b2017-03-30 09:52:38 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_FMAN
12#define SPL_NO_DSPI
13#define SPL_NO_PCIE
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#define SPL_NO_QE
19#define SPL_NO_EEPROM
20#endif
21#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
22#define SPL_NO_MMC
23#endif
Yangbo Lu83c4ece2017-09-15 09:51:58 +080024#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg2a2857b2017-03-30 09:52:38 +053025#define SPL_NO_IFC
26#endif
27
Mingkai Hueee86ff2015-10-26 19:47:52 +080028#define CONFIG_REMAKE_ELF
29#define CONFIG_FSL_LAYERSCAPE
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +080030#define CONFIG_MP
Mingkai Hueee86ff2015-10-26 19:47:52 +080031#define CONFIG_GICV2
32
Bharat Bhushan882b6322017-03-22 12:06:27 +053033#include <asm/arch/stream_id_lsch2.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080034#include <asm/arch/config.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080035
36/* Link Definitions */
37#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
38
Mingkai Hueee86ff2015-10-26 19:47:52 +080039#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hueee86ff2015-10-26 19:47:52 +080040
Mingkai Hueee86ff2015-10-26 19:47:52 +080041#define CONFIG_VERY_BIG_RAM
42#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
43#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
44#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xief6c83952015-11-23 15:23:48 +080045#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Hueee86ff2015-10-26 19:47:52 +080046
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +080047#define CPU_RELEASE_ADDR secondary_boot_func
48
Mingkai Hueee86ff2015-10-26 19:47:52 +080049/* Generic Timer Definitions */
50#define COUNTER_FREQUENCY 25000000 /* 25MHz */
51
52/* Size of malloc() pool */
53#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
54
55/* Serial Port */
Mingkai Hueee86ff2015-10-26 19:47:52 +080056#define CONFIG_SYS_NS16550_SERIAL
57#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080058#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hueee86ff2015-10-26 19:47:52 +080059
Mingkai Hueee86ff2015-10-26 19:47:52 +080060#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
61
Gong Qianyuf671f6c2015-10-26 19:47:56 +080062/* SD boot SPL */
63#ifdef CONFIG_SD_BOOT
Gong Qianyuf671f6c2015-10-26 19:47:56 +080064#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyuf671f6c2015-10-26 19:47:56 +080065
66#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Guptad6b89202017-04-17 18:07:17 +053067#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080068#define CONFIG_SPL_STACK 0x1001e000
69#define CONFIG_SPL_PAD_TO 0x1d000
70
York Sunf7eed6b2017-09-28 08:42:16 -070071#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
72 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuf671f6c2015-10-26 19:47:56 +080073#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sunf7eed6b2017-09-28 08:42:16 -070074#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080075#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptad6b89202017-04-17 18:07:17 +053076
77#ifdef CONFIG_SECURE_BOOT
78#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
79/*
80 * HDR would be appended at end of image and copied to DDR along
81 * with U-Boot image. Here u-boot max. size is 512K. So if binary
82 * size increases then increase this size in case of secure boot as
83 * it uses raw u-boot image instead of fit image.
84 */
85#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
86#else
87#define CONFIG_SYS_MONITOR_LEN 0x100000
88#endif /* ifdef CONFIG_SECURE_BOOT */
Gong Qianyuf671f6c2015-10-26 19:47:56 +080089#endif
90
Gong Qianyu8168a0f2015-10-26 19:47:53 +080091/* NAND SPL */
92#ifdef CONFIG_NAND_BOOT
93#define CONFIG_SPL_PBL_PAD
Gong Qianyu8168a0f2015-10-26 19:47:53 +080094#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyu8168a0f2015-10-26 19:47:53 +080095#define CONFIG_SPL_TEXT_BASE 0x10000000
96#define CONFIG_SPL_MAX_SIZE 0x1a000
97#define CONFIG_SPL_STACK 0x1001d000
98#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
99#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
100#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
101#define CONFIG_SPL_BSS_START_ADDR 0x80100000
102#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
103#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptaba688752017-04-17 18:07:18 +0530104
105#ifdef CONFIG_SECURE_BOOT
106#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
107#endif /* ifdef CONFIG_SECURE_BOOT */
108
109#ifdef CONFIG_U_BOOT_HDR_SIZE
110/*
111 * HDR would be appended at end of image and copied to DDR along
112 * with U-Boot image. Here u-boot max. size is 512K. So if binary
113 * size increases then increase this size in case of secure boot as
114 * it uses raw u-boot image instead of fit image.
115 */
116#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
117#else
118#define CONFIG_SYS_MONITOR_LEN 0x100000
119#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
120
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800121#endif
122
Mingkai Hueee86ff2015-10-26 19:47:52 +0800123/* IFC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530124#ifndef SPL_NO_IFC
Qianyu Gong138a36a2016-01-25 15:16:07 +0800125#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800126#define CONFIG_FSL_IFC
127/*
128 * CONFIG_SYS_FLASH_BASE has the final address (core view)
129 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
130 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
131 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
132 */
133#define CONFIG_SYS_FLASH_BASE 0x60000000
134#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
135#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
136
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900137#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Hueee86ff2015-10-26 19:47:52 +0800138#define CONFIG_FLASH_CFI_DRIVER
139#define CONFIG_SYS_FLASH_CFI
140#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
141#define CONFIG_SYS_FLASH_QUIET_TEST
142#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
143#endif
Gong Qianyu760df892016-01-25 15:16:06 +0800144#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530145#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800146
147/* I2C */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800148#define CONFIG_SYS_I2C
Mingkai Hueee86ff2015-10-26 19:47:52 +0800149
150/* PCIe */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530151#ifndef SPL_NO_PCIE
Mingkai Hueee86ff2015-10-26 19:47:52 +0800152#define CONFIG_PCIE1 /* PCIE controller 1 */
153#define CONFIG_PCIE2 /* PCIE controller 2 */
154#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800155
Mingkai Hueee86ff2015-10-26 19:47:52 +0800156#ifdef CONFIG_PCI
Mingkai Hueee86ff2015-10-26 19:47:52 +0800157#define CONFIG_PCI_SCAN_SHOW
Mingkai Hueee86ff2015-10-26 19:47:52 +0800158#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530159#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800160
161/* Command line configuration */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800162
Yangbo Luda6121b2015-10-26 19:47:55 +0800163/* MMC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530164#ifndef SPL_NO_MMC
Yangbo Luda6121b2015-10-26 19:47:55 +0800165#ifdef CONFIG_MMC
Yangbo Luda6121b2015-10-26 19:47:55 +0800166#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Luda6121b2015-10-26 19:47:55 +0800167#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530168#endif
Yangbo Luda6121b2015-10-26 19:47:55 +0800169
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800170/* DSPI */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530171#ifndef SPL_NO_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800172#define CONFIG_FSL_DSPI
173#ifdef CONFIG_FSL_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800174#define CONFIG_DM_SPI_FLASH
175#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
176#define CONFIG_SPI_FLASH_SST /* cs1 */
177#define CONFIG_SPI_FLASH_EON /* cs2 */
Qianyu Gong138a36a2016-01-25 15:16:07 +0800178#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800179#define CONFIG_SF_DEFAULT_BUS 1
180#define CONFIG_SF_DEFAULT_CS 0
181#endif
Gong Qianyu760df892016-01-25 15:16:06 +0800182#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530183#endif
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800184
Shaohui Xie04643262015-10-26 19:47:54 +0800185/* FMan ucode */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530186#ifndef SPL_NO_FMAN
Shaohui Xie04643262015-10-26 19:47:54 +0800187#define CONFIG_SYS_DPAA_FMAN
188#ifdef CONFIG_SYS_DPAA_FMAN
189#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
190
Qianyu Gongc80a20c2016-04-01 17:52:52 +0800191#ifdef CONFIG_NAND_BOOT
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800192/* Store Fman ucode at offeset 0x900000(72 blocks). */
Qianyu Gongc80a20c2016-04-01 17:52:52 +0800193#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800194#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800195#elif defined(CONFIG_SD_BOOT)
196/*
197 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
198 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800199 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800200 */
201#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800202#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800203#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800204#elif defined(CONFIG_QSPI_BOOT)
Gong Qianyu760df892016-01-25 15:16:06 +0800205#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800206#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu760df892016-01-25 15:16:06 +0800207#define CONFIG_ENV_SPI_BUS 0
208#define CONFIG_ENV_SPI_CS 0
209#define CONFIG_ENV_SPI_MAX_HZ 1000000
210#define CONFIG_ENV_SPI_MODE 0x03
211#else
Shaohui Xie04643262015-10-26 19:47:54 +0800212#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
213/* FMan fireware Pre-load address */
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800214#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800215#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu760df892016-01-25 15:16:06 +0800216#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800217#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
218#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
219#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530220#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800221
Mingkai Hueee86ff2015-10-26 19:47:52 +0800222/* Miscellaneous configurable options */
223#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800224
225#define CONFIG_HWCONFIG
226#define HWCONFIG_BUFFER_SIZE 128
227
Sumit Garg2a2857b2017-03-30 09:52:38 +0530228#ifndef SPL_NO_MISC
Shengzhou Liu9d662542017-06-08 15:59:48 +0800229#ifndef CONFIG_SPL_BUILD
230#define BOOT_TARGET_DEVICES(func) \
231 func(MMC, mmc, 0) \
232 func(USB, usb, 0)
233#include <config_distro_bootcmd.h>
234#endif
235
Mingkai Hueee86ff2015-10-26 19:47:52 +0800236/* Initial environment variables */
237#define CONFIG_EXTRA_ENV_SETTINGS \
238 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hueee86ff2015-10-26 19:47:52 +0800239 "fdt_high=0xffffffffffffffff\0" \
240 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800241 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530242 "kernel_addr=0x61000000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800243 "scriptaddr=0x80000000\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530244 "scripthdraddr=0x80080000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800245 "fdtheader_addr_r=0x80100000\0" \
246 "kernelheader_addr_r=0x80200000\0" \
247 "kernel_addr_r=0x81000000\0" \
248 "fdt_addr_r=0x90000000\0" \
249 "load_addr=0xa0000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530250 "kernelheader_addr=0x60800000\0" \
Qianyu Gong2758edf2016-03-15 16:35:57 +0800251 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530252 "kernelheader_size=0x40000\0" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800253 "kernel_addr_sd=0x8000\0" \
254 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530255 "kernelhdr_addr_sd=0x4000\0" \
256 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800257 "console=ttyS0,115200\0" \
York Sunf7eed6b2017-09-28 08:42:16 -0700258 "boot_os=y\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400259 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800260 BOOTENV \
261 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530262 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800263 "scan_dev_for_boot_part=" \
264 "part list ${devtype} ${devnum} devplist; " \
265 "env exists devplist || setenv devplist 1; " \
266 "for distro_bootpart in ${devplist}; do " \
267 "if fstype ${devtype} " \
268 "${devnum}:${distro_bootpart} " \
269 "bootfstype; then " \
270 "run scan_dev_for_boot; " \
271 "fi; " \
272 "done\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530273 "scan_dev_for_boot=" \
274 "echo Scanning ${devtype} " \
275 "${devnum}:${distro_bootpart}...; " \
276 "for prefix in ${boot_prefixes}; do " \
277 "run scan_dev_for_scripts; " \
278 "done;\0" \
279 "boot_a_script=" \
280 "load ${devtype} ${devnum}:${distro_bootpart} " \
281 "${scriptaddr} ${prefix}${script}; " \
282 "env exists secureboot && load ${devtype} " \
283 "${devnum}:${distro_bootpart} " \
284 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
285 "&& esbc_validate ${scripthdraddr};" \
286 "source ${scriptaddr}\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800287 "qspi_bootcmd=echo Trying load from qspi..;" \
288 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530289 "$kernel_addr $kernel_size; env exists secureboot " \
290 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
291 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
292 "bootm $load_addr#$board\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800293 "nor_bootcmd=echo Trying load from nor..;" \
294 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530295 "$kernel_size; env exists secureboot " \
296 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
297 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
298 "bootm $load_addr#$board\0" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800299 "sd_bootcmd=echo Trying load from SD ..;" \
300 "mmcinfo; mmc read $load_addr " \
301 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530302 "env exists secureboot && mmc read $kernelheader_addr_r " \
303 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
304 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800305 "bootm $load_addr#$board\0"
306
Wenbin Song1738ca72016-07-21 18:55:16 +0800307
Shengzhou Liu9d662542017-06-08 15:59:48 +0800308#undef CONFIG_BOOTCOMMAND
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800309#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530310#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
311 "env exists secureboot && esbc_halt;"
Shengzhou Liu42862752017-11-09 17:57:55 +0800312#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530313#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
314 "env exists secureboot && esbc_halt;"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800315#else
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530316#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
317 "env exists secureboot && esbc_halt;"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800318#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530319#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800320
321/* Monitor Command Prompt */
322#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530323
Mingkai Hueee86ff2015-10-26 19:47:52 +0800324#define CONFIG_SYS_MAXARGS 64 /* max command args */
325
326#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
327
Simon Glass89e0a3a2017-05-17 08:23:10 -0600328#include <asm/arch/soc.h>
329
Mingkai Hueee86ff2015-10-26 19:47:52 +0800330#endif /* __LS1043A_COMMON_H */