blob: 7551273dea544f9061bd4f5b6ece1aef5dd5dbfc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05004 */
5
6/*
7 * Corenet DS style board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Shaohui Xie25a2b392011-03-16 10:10:32 +080014#ifdef CONFIG_RAMBOOT_PBL
Aneesh Bansale0f50152015-06-16 10:36:00 +053015#ifdef CONFIG_SECURE_BOOT
Shaohui Xie25a2b392011-03-16 10:10:32 +080016#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
17#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053018#ifdef CONFIG_NAND
19#define CONFIG_RAMBOOT_NAND
20#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053021#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053022#else
23#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
24#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090025#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
York Sun80d89912016-11-18 11:22:17 -080026#if defined(CONFIG_TARGET_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090027#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
York Sund1bb6022016-11-18 11:26:09 -080028#elif defined(CONFIG_TARGET_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090029#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
York Sun14bd0742016-11-18 11:32:46 -080030#elif defined(CONFIG_TARGET_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090031#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
York Suncc85e252016-11-18 11:40:51 -080032#elif defined(CONFIG_TARGET_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090033#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000034#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080035#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053036#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080037
Liu Gangb4611ee2012-08-09 05:10:03 +000038#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000039/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000040#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
41#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
42 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000043#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000044#endif
45
Kumar Galae1c09492010-07-15 16:49:03 -050046/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050047#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050048#define CONFIG_MP /* support multiple processors */
49
Kumar Galae727a362011-01-12 02:48:53 -060050#ifndef CONFIG_RESET_VECTOR_ADDRESS
51#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
52#endif
53
Kumar Galae1c09492010-07-15 16:49:03 -050054#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080055#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040056#define CONFIG_PCIE1 /* PCIE controller 1 */
57#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050058#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
59#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050060
Kumar Galae1c09492010-07-15 16:49:03 -050061#define CONFIG_ENV_OVERWRITE
62
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090063#ifndef CONFIG_MTD_NOR_FLASH
Kumar Galae1c09492010-07-15 16:49:03 -050064#else
Kumar Galae1c09492010-07-15 16:49:03 -050065#define CONFIG_FLASH_CFI_DRIVER
66#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070067#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080068#endif
69
70#if defined(CONFIG_SPIFLASH)
71#define CONFIG_SYS_EXTRA_ENV_RELOC
Shaohui Xiec6083892011-05-12 18:46:40 +080072#define CONFIG_ENV_SPI_BUS 0
73#define CONFIG_ENV_SPI_CS 0
74#define CONFIG_ENV_SPI_MAX_HZ 10000000
75#define CONFIG_ENV_SPI_MODE 0
76#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
77#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
78#define CONFIG_ENV_SECT_SIZE 0x10000
79#elif defined(CONFIG_SDCARD)
80#define CONFIG_SYS_EXTRA_ENV_RELOC
Fabio Estevamae8c45e2012-01-11 09:20:50 +000081#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080082#define CONFIG_SYS_MMC_ENV_DEV 0
83#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053084#define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080085#elif defined(CONFIG_NAND)
86#define CONFIG_SYS_EXTRA_ENV_RELOC
Shaohui Xiee04e16b2011-05-09 16:53:51 +080087#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053088#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +000089#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +000090#define CONFIG_ENV_ADDR 0xffe20000
91#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +000092#elif defined(CONFIG_ENV_IS_NOWHERE)
93#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +080094#else
Shaohui Xie25a2b392011-03-16 10:10:32 +080095#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +080096#define CONFIG_ENV_SIZE 0x2000
97#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -050098#endif
99
100#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -0500101
102/*
103 * These can be toggled for performance analysis, otherwise use default.
104 */
105#define CONFIG_SYS_CACHE_STASHING
106#define CONFIG_BACKSIDE_L2_CACHE
107#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
108#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000109#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500110#ifdef CONFIG_DDR_ECC
111#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
112#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
113#endif
114
115#define CONFIG_ENABLE_36BIT_PHYS
116
117#ifdef CONFIG_PHYS_64BIT
118#define CONFIG_ADDR_MAP
119#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
120#endif
121
York Sun18acc8b2010-09-28 15:20:36 -0700122#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500123#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
124#define CONFIG_SYS_MEMTEST_END 0x00400000
Kumar Galae1c09492010-07-15 16:49:03 -0500125
126/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800127 * Config the L3 Cache as L3 SRAM
128 */
129#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
130#ifdef CONFIG_PHYS_64BIT
131#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
132#else
133#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
134#endif
135#define CONFIG_SYS_L3_SIZE (1024 << 10)
136#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
137
Kumar Galae1c09492010-07-15 16:49:03 -0500138#ifdef CONFIG_PHYS_64BIT
139#define CONFIG_SYS_DCSRBAR 0xf0000000
140#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
141#endif
142
143/* EEPROM */
144#define CONFIG_ID_EEPROM
145#define CONFIG_SYS_I2C_EEPROM_NXID
146#define CONFIG_SYS_EEPROM_BUS_NUM 0
147#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
148#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
149
150/*
151 * DDR Setup
152 */
153#define CONFIG_VERY_BIG_RAM
154#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
155#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
156
157#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000158#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500159
160#define CONFIG_DDR_SPD
Kumar Galae1c09492010-07-15 16:49:03 -0500161
Kumar Galae1c09492010-07-15 16:49:03 -0500162#define CONFIG_SYS_SPD_BUS_NUM 1
163#define SPD_EEPROM_ADDRESS1 0x51
164#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000165#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700166#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500167
168/*
169 * Local Bus Definitions
170 */
171
172/* Set the local bus clock 1/8 of platform clock */
173#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
174
175#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
176#ifdef CONFIG_PHYS_64BIT
177#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
178#else
179#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
180#endif
181
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800182#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000183 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800184 | BR_PS_16 | BR_V)
185#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500186 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
187
188#define CONFIG_SYS_BR1_PRELIM \
189 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
190#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
191
Kumar Galae1c09492010-07-15 16:49:03 -0500192#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
193#ifdef CONFIG_PHYS_64BIT
194#define PIXIS_BASE_PHYS 0xfffdf0000ull
195#else
196#define PIXIS_BASE_PHYS PIXIS_BASE
197#endif
198
199#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
200#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
201
202#define PIXIS_LBMAP_SWITCH 7
203#define PIXIS_LBMAP_MASK 0xf0
204#define PIXIS_LBMAP_SHIFT 4
205#define PIXIS_LBMAP_ALTBANK 0x40
206
207#define CONFIG_SYS_FLASH_QUIET_TEST
208#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
209
210#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
211#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
212#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
213#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
214
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200215#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500216
Shaohui Xie25a2b392011-03-16 10:10:32 +0800217#if defined(CONFIG_RAMBOOT_PBL)
218#define CONFIG_SYS_RAMBOOT
219#endif
220
Kumar Galae38209e2011-02-09 02:00:08 +0000221/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000222#ifdef CONFIG_NAND_FSL_ELBC
223#define CONFIG_SYS_NAND_BASE 0xffa00000
224#ifdef CONFIG_PHYS_64BIT
225#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
226#else
227#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
228#endif
229
230#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
231#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000232#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
233
234/* NAND flash config */
235#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
236 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
237 | BR_PS_8 /* Port Size = 8 bit */ \
238 | BR_MS_FCM /* MSEL = FCM */ \
239 | BR_V) /* valid */
240#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
241 | OR_FCM_PGS /* Large Page*/ \
242 | OR_FCM_CSCT \
243 | OR_FCM_CST \
244 | OR_FCM_CHT \
245 | OR_FCM_SCY_1 \
246 | OR_FCM_TRLX \
247 | OR_FCM_EHTR)
248
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800249#ifdef CONFIG_NAND
250#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
251#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
252#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
253#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
254#else
255#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
256#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
257#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
258#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
259#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800260#else
261#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
262#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500263#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000264
Kumar Galae1c09492010-07-15 16:49:03 -0500265#define CONFIG_SYS_FLASH_EMPTY_INFO
266#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
267#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
268
Kumar Galae1c09492010-07-15 16:49:03 -0500269#define CONFIG_MISC_INIT_R
270
271#define CONFIG_HWCONFIG
272
273/* define to use L1 as initial stack */
274#define CONFIG_L1_INIT_RAM
275#define CONFIG_SYS_INIT_RAM_LOCK
276#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
277#ifdef CONFIG_PHYS_64BIT
278#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
279#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
280/* The assembler doesn't like typecast */
281#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
282 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
283 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
284#else
285#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
286#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
287#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
288#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200289#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500290
Wolfgang Denk0191e472010-10-26 14:34:52 +0200291#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500292#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
293
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530294#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500295#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
296
297/* Serial Port - controlled on board with jumper J8
298 * open - index 2
299 * shorted - index 1
300 */
Kumar Galae1c09492010-07-15 16:49:03 -0500301#define CONFIG_SYS_NS16550_SERIAL
302#define CONFIG_SYS_NS16550_REG_SIZE 1
303#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
304
305#define CONFIG_SYS_BAUDRATE_TABLE \
306 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
307
308#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
309#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
310#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
311#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
312
Kumar Galae1c09492010-07-15 16:49:03 -0500313/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200314#define CONFIG_SYS_I2C
315#define CONFIG_SYS_I2C_FSL
316#define CONFIG_SYS_FSL_I2C_SPEED 400000
317#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
318#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
319#define CONFIG_SYS_FSL_I2C2_SPEED 400000
320#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
321#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500322
323/*
324 * RapidIO
325 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600326#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500327#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600328#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500329#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600330#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500331#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600332#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500333
Kumar Gala8975d7a2010-12-30 12:09:53 -0600334#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500335#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600336#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500337#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600338#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500339#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600340#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500341
342/*
Liu Gang4cc85322012-03-08 00:33:17 +0000343 * for slave u-boot IMAGE instored in master memory space,
344 * PHYS must be aligned based on the SIZE
345 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800346#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
347#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
348#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
349#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000350/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000351 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000352 * PHYS must be aligned based on the SIZE
353 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800354#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000355#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
356#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000357
Liu Gangf420aa92012-03-08 00:33:21 +0000358/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000359#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
360#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000361
362/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000363 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000364 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000365#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
366#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
367#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
368 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000369#endif
370
371/*
Shaohui Xie58649792011-05-12 18:46:14 +0800372 * eSPI - Enhanced SPI
373 */
Shaohui Xie58649792011-05-12 18:46:14 +0800374#define CONFIG_SF_DEFAULT_SPEED 10000000
375#define CONFIG_SF_DEFAULT_MODE 0
376
377/*
Kumar Galae1c09492010-07-15 16:49:03 -0500378 * General PCI
379 * Memory space is mapped 1-1, but I/O space must start from 0.
380 */
381
382/* controller 1, direct to uli, tgtid 3, Base address 20000 */
383#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
384#ifdef CONFIG_PHYS_64BIT
385#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
386#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
387#else
388#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
389#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
390#endif
391#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
392#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
393#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
394#ifdef CONFIG_PHYS_64BIT
395#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
396#else
397#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
398#endif
399#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
400
401/* controller 2, Slot 2, tgtid 2, Base address 201000 */
402#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
403#ifdef CONFIG_PHYS_64BIT
404#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
405#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
406#else
407#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
408#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
409#endif
410#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
411#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
412#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
413#ifdef CONFIG_PHYS_64BIT
414#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
415#else
416#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
417#endif
418#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
419
420/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000421#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500422#ifdef CONFIG_PHYS_64BIT
423#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
424#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
425#else
426#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
427#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
428#endif
429#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
430#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
431#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
432#ifdef CONFIG_PHYS_64BIT
433#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
434#else
435#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
436#endif
437#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
438
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500439/* controller 4, Base address 203000 */
440#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
441#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
442#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
443#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
444#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
445#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
446
Kumar Galae1c09492010-07-15 16:49:03 -0500447/* Qman/Bman */
448#define CONFIG_SYS_BMAN_NUM_PORTALS 10
449#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
450#ifdef CONFIG_PHYS_64BIT
451#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
452#else
453#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
454#endif
455#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500456#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
457#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
458#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
459#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
460#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
461 CONFIG_SYS_BMAN_CENA_SIZE)
462#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
463#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500464#define CONFIG_SYS_QMAN_NUM_PORTALS 10
465#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
466#ifdef CONFIG_PHYS_64BIT
467#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
468#else
469#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
470#endif
471#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500472#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
473#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
474#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
475#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
476#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
477 CONFIG_SYS_QMAN_CENA_SIZE)
478#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
479#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500480
481#define CONFIG_SYS_DPAA_FMAN
482#define CONFIG_SYS_DPAA_PME
483/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500484#if defined(CONFIG_SPIFLASH)
485/*
486 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
487 * env, so we got 0x110000.
488 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600489#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800490#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500491#elif defined(CONFIG_SDCARD)
492/*
493 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530494 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
495 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500496 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600497#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800498#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Timur Tabibb763662011-05-03 13:35:11 -0500499#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600500#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800501#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000502#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000503/*
504 * Slave has no ucode locally, it can fetch this from remote. When implementing
505 * in two corenet boards, slave's ucode could be stored in master's memory
506 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000507 * slave SRIO or PCIE outbound window->master inbound window->
508 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000509 */
510#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiang83a90842014-03-21 16:21:44 +0800511#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500512#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600513#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800514#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500515#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600516#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
517#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500518
519#ifdef CONFIG_SYS_DPAA_FMAN
520#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500521#define CONFIG_PHYLIB_10G
522#define CONFIG_PHY_VITESSE
523#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500524#endif
525
526#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000527#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500528
Kumar Galae1c09492010-07-15 16:49:03 -0500529#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500530#endif /* CONFIG_PCI */
531
532/* SATA */
533#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500534#define CONFIG_SYS_SATA_MAX_DEVICE 2
535#define CONFIG_SATA1
536#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
537#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
538#define CONFIG_SATA2
539#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
540#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
541
542#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500543#endif
544
545#ifdef CONFIG_FMAN_ENET
546#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
547#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
548#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
549#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
550#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
551
Kumar Galae1c09492010-07-15 16:49:03 -0500552#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
553#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
554#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
555#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
556#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500557
558#define CONFIG_SYS_TBIPA_VALUE 8
559#define CONFIG_MII /* MII PHY management */
560#define CONFIG_ETHPRIME "FM1@DTSEC1"
Kumar Galae1c09492010-07-15 16:49:03 -0500561#endif
562
563/*
564 * Environment
565 */
Kumar Galae1c09492010-07-15 16:49:03 -0500566#define CONFIG_LOADS_ECHO /* echo on for serial download */
567#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
568
569/*
Kumar Galae1c09492010-07-15 16:49:03 -0500570* USB
571*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000572#define CONFIG_HAS_FSL_DR_USB
573#define CONFIG_HAS_FSL_MPH_USB
574
575#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500576#define CONFIG_USB_EHCI_FSL
577#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000578#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500579
Kumar Galae1c09492010-07-15 16:49:03 -0500580#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500581#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
582#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500583#endif
584
585/*
586 * Miscellaneous configurable options
587 */
Kumar Galae1c09492010-07-15 16:49:03 -0500588#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500589
590/*
591 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500592 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500593 * the maximum mapped by the Linux kernel during initialization.
594 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500595#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
596#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500597
Kumar Galae1c09492010-07-15 16:49:03 -0500598#ifdef CONFIG_CMD_KGDB
599#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500600#endif
601
602/*
603 * Environment Configuration
604 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000605#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000606#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500607#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
608
609/* default location for tftp and bootm */
610#define CONFIG_LOADADDR 1000000
611
York Sund1bb6022016-11-18 11:26:09 -0800612#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000613#define __USB_PHY_TYPE ulpi
614#else
615#define __USB_PHY_TYPE utmi
616#endif
617
Kumar Galae1c09492010-07-15 16:49:03 -0500618#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500619 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000620 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530621 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
622 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500623 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200624 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
625 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500626 "tftpflash=tftpboot $loadaddr $uboot && " \
627 "protect off $ubootaddr +$filesize && " \
628 "erase $ubootaddr +$filesize && " \
629 "cp.b $loadaddr $ubootaddr $filesize && " \
630 "protect on $ubootaddr +$filesize && " \
631 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500632 "consoledev=ttyS0\0" \
633 "ramdiskaddr=2000000\0" \
634 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500635 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500636 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500637 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500638
639#define CONFIG_HDBOOT \
640 "setenv bootargs root=/dev/$bdev rw " \
641 "console=$consoledev,$baudrate $othbootargs;" \
642 "tftp $loadaddr $bootfile;" \
643 "tftp $fdtaddr $fdtfile;" \
644 "bootm $loadaddr - $fdtaddr"
645
646#define CONFIG_NFSBOOTCOMMAND \
647 "setenv bootargs root=/dev/nfs rw " \
648 "nfsroot=$serverip:$rootpath " \
649 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
650 "console=$consoledev,$baudrate $othbootargs;" \
651 "tftp $loadaddr $bootfile;" \
652 "tftp $fdtaddr $fdtfile;" \
653 "bootm $loadaddr - $fdtaddr"
654
655#define CONFIG_RAMBOOTCOMMAND \
656 "setenv bootargs root=/dev/ram rw " \
657 "console=$consoledev,$baudrate $othbootargs;" \
658 "tftp $ramdiskaddr $ramdiskfile;" \
659 "tftp $loadaddr $bootfile;" \
660 "tftp $fdtaddr $fdtfile;" \
661 "bootm $loadaddr $ramdiskaddr $fdtaddr"
662
663#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
664
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000665#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000666
Kumar Galae1c09492010-07-15 16:49:03 -0500667#endif /* __CONFIG_H */