wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2004 |
| 3 | * Yusdi Santoso, Adaptec Inc., yusdi_santoso@adaptec.com |
| 4 | * |
| 5 | * (C) Copyright 2001, 2002 |
| 6 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 7 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 8 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | /* ------------------------------------------------------------------------- */ |
| 12 | |
| 13 | /* |
| 14 | * board/config.h - configuration options, board specific |
| 15 | */ |
| 16 | |
| 17 | #ifndef __CONFIG_H |
| 18 | #define __CONFIG_H |
| 19 | |
| 20 | /* |
| 21 | * High Level Configuration Options |
| 22 | * (easy to change) |
| 23 | */ |
| 24 | |
| 25 | #define CONFIG_MPC824X 1 |
| 26 | #define CONFIG_MPC8245 1 |
| 27 | #define CONFIG_HIDDEN_DRAGON 1 |
| 28 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 29 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
| 30 | |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 31 | #if 0 |
| 32 | #define USE_DINK32 1 |
| 33 | #else |
| 34 | #undef USE_DINK32 |
| 35 | #endif |
| 36 | |
| 37 | #define CONFIG_CONS_INDEX 3 /* set to '3' for on-chip DUART */ |
| 38 | #define CONFIG_BAUDRATE 9600 |
| 39 | #define CONFIG_DRAM_SPEED 100 /* MHz */ |
| 40 | |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 41 | |
Jon Loeliger | 0e69706 | 2007-07-08 10:09:35 -0500 | [diff] [blame] | 42 | /* |
Jon Loeliger | f5709d1 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 43 | * BOOTP options |
| 44 | */ |
| 45 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 46 | #define CONFIG_BOOTP_BOOTPATH |
| 47 | #define CONFIG_BOOTP_GATEWAY |
| 48 | #define CONFIG_BOOTP_HOSTNAME |
| 49 | |
| 50 | |
| 51 | /* |
Jon Loeliger | 0e69706 | 2007-07-08 10:09:35 -0500 | [diff] [blame] | 52 | * Command line configuration. |
| 53 | */ |
| 54 | #include <config_cmd_default.h> |
| 55 | |
| 56 | #define CONFIG_CMD_EEPROM |
| 57 | #define CONFIG_CMD_ELF |
| 58 | #define CONFIG_CMD_I2C |
| 59 | #define CONFIG_CMD_NET |
| 60 | #define CONFIG_CMD_PCI |
| 61 | #define CONFIG_CMD_PING |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 62 | |
| 63 | /* |
| 64 | * Miscellaneous configurable options |
| 65 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | #define CONFIG_SYS_LONGHELP 1 /* undef to save memory */ |
| 67 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
| 68 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
| 69 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 70 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 71 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
| 72 | #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */ |
| 73 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 74 | |
| 75 | /*----------------------------------------------------------------------- |
| 76 | * PCI stuff |
| 77 | *----------------------------------------------------------------------- |
| 78 | */ |
| 79 | #define CONFIG_PCI /* include pci support */ |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 80 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 81 | #undef CONFIG_PCI_PNP |
| 82 | |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 83 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 85 | |
| 86 | #define PCI_ENET0_IOADDR 0x80000000 |
| 87 | #define PCI_ENET0_MEMADDR 0x80000000 |
| 88 | #define PCI_ENET1_IOADDR 0x81000000 |
| 89 | #define PCI_ENET1_MEMADDR 0x81000000 |
| 90 | |
| 91 | #define CONFIG_RTL8139 |
Timur Tabi | 59b4743 | 2009-06-19 14:10:52 -0500 | [diff] [blame] | 92 | |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 93 | /* Make sure the ethaddr can be overwritten |
| 94 | TODO: Remove this on final product |
| 95 | */ |
| 96 | #define CONFIG_ENV_OVERWRITE |
| 97 | |
| 98 | /*----------------------------------------------------------------------- |
| 99 | * Start addresses for the final memory configuration |
| 100 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 102 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 104 | #define CONFIG_SYS_MAX_RAM_SIZE 0x02000000 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 105 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 107 | |
| 108 | #if defined (USE_DINK32) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_MONITOR_LEN 0x00030000 |
| 110 | #define CONFIG_SYS_MONITOR_BASE 0x00090000 |
| 111 | #define CONFIG_SYS_RAMBOOT 1 |
| 112 | #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 116 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #undef CONFIG_SYS_RAMBOOT |
| 118 | #define CONFIG_SYS_MONITOR_LEN 0x00030000 |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 119 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 120 | |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 121 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 125 | |
| 126 | #endif |
| 127 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 128 | #define CONFIG_SYS_FLASH_BASE 0xFFE00000 |
| 129 | #define CONFIG_SYS_FLASH_SIZE (2 * 1024 * 1024) /* Unity has onboard 1MByte flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 130 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 131 | #define CONFIG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */ |
| 132 | #define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 133 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 135 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 136 | #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */ |
| 137 | #define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 138 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_EUMB_ADDR 0xFC000000 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 140 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_ISA_MEM 0xFD000000 |
| 142 | #define CONFIG_SYS_ISA_IO 0xFE000000 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 143 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 144 | #define CONFIG_SYS_FLASH_RANGE_BASE 0xFFE00000 /* flash memory address range */ |
| 145 | #define CONFIG_SYS_FLASH_RANGE_SIZE 0x00200000 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 146 | #define FLASH_BASE0_PRELIM 0xFFE00000 /* processor board flash */ |
| 147 | |
| 148 | /* |
| 149 | * select i2c support configuration |
| 150 | * |
| 151 | * Supported configurations are {none, software, hardware} drivers. |
| 152 | * If the software driver is chosen, there are some additional |
| 153 | * configuration items that the driver uses to drive the port pins. |
| 154 | */ |
| 155 | #define CONFIG_HARD_I2C 1 /* To enable I2C support */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 156 | #undef CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 158 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 159 | |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 160 | #ifdef CONFIG_SYS_I2C_SOFT |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 161 | #error "Soft I2C is not configured properly. Please review!" |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 162 | #define CONFIG_SYS_I2C |
| 163 | #define CONFIG_SYS_I2C_SOFT_SPEED 50000 |
| 164 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 165 | #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */ |
| 166 | #define I2C_ACTIVE (iop->pdir |= 0x00010000) |
| 167 | #define I2C_TRISTATE (iop->pdir &= ~0x00010000) |
| 168 | #define I2C_READ ((iop->pdat & 0x00010000) != 0) |
| 169 | #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \ |
| 170 | else iop->pdat &= ~0x00010000 |
| 171 | #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \ |
| 172 | else iop->pdat &= ~0x00020000 |
| 173 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 174 | #endif /* CONFIG_SYS_I2C_SOFT */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */ |
| 177 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ |
| 178 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
| 179 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 180 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM } |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 182 | |
| 183 | /*----------------------------------------------------------------------- |
| 184 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 185 | */ |
| 186 | |
| 187 | |
Wolfgang Denk | 4136428 | 2010-11-23 23:17:18 +0100 | [diff] [blame] | 188 | /* #define CONFIG_WINBOND_83C553 1 / *has a winbond bridge */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 189 | #define CONFIG_SYS_USE_WINBOND_IDE 0 /*use winbond 83c553 internal IDE ctrlr */ |
| 190 | #define CONFIG_SYS_WINBOND_ISA_CFG_ADDR 0x80005800 /*pci-isa bridge config addr */ |
| 191 | #define CONFIG_SYS_WINBOND_IDE_CFG_ADDR 0x80005900 /*ide config addr */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 192 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */ |
| 194 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 195 | |
| 196 | /* TODO: Change this to VIA686A */ |
| 197 | |
| 198 | /* |
| 199 | * NS87308 Configuration |
| 200 | */ |
Jean-Christophe PLAGNIOL-VILLARD | a44b9aa | 2008-08-13 01:40:40 +0200 | [diff] [blame] | 201 | #define CONFIG_NS87308 /* Nat Semi super-io controller on ISA bus */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 202 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_NS87308_BADDR_10 1 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 204 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #define CONFIG_SYS_NS87308_DEVS ( CONFIG_SYS_NS87308_UART1 | \ |
| 206 | CONFIG_SYS_NS87308_UART2 | \ |
| 207 | CONFIG_SYS_NS87308_POWRMAN | \ |
| 208 | CONFIG_SYS_NS87308_RTC_APC ) |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 209 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #undef CONFIG_SYS_NS87308_PS2MOD |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 211 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_NS87308_CS0_BASE 0x0076 |
| 213 | #define CONFIG_SYS_NS87308_CS0_CONF 0x30 |
| 214 | #define CONFIG_SYS_NS87308_CS1_BASE 0x0075 |
| 215 | #define CONFIG_SYS_NS87308_CS1_CONF 0x30 |
| 216 | #define CONFIG_SYS_NS87308_CS2_BASE 0x0074 |
| 217 | #define CONFIG_SYS_NS87308_CS2_CONF 0x30 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 218 | |
| 219 | /* |
| 220 | * NS16550 Configuration |
| 221 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 222 | #define CONFIG_SYS_NS16550 |
| 223 | #define CONFIG_SYS_NS16550_SERIAL |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 224 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 225 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 226 | |
| 227 | #if (CONFIG_CONS_INDEX > 2) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 228 | #define CONFIG_SYS_NS16550_CLK CONFIG_DRAM_SPEED*1000000 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 229 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_NS16550_CLK 1843200 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 231 | #endif |
| 232 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART1_BASE) |
| 234 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART2_BASE) |
| 235 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_EUMB_ADDR + 0x4500) |
| 236 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_EUMB_ADDR + 0x4600) |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 237 | |
| 238 | /* |
| 239 | * Low Level Configuration Settings |
| 240 | * (address mappings, register initial values, etc.) |
| 241 | * You should know what you are doing if you make changes here. |
| 242 | */ |
| 243 | |
| 244 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */ |
| 245 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 246 | #define CONFIG_SYS_ROMNAL 7 /*rom/flash next access time */ |
| 247 | #define CONFIG_SYS_ROMFAL 11 /*rom/flash access time */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 248 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_REFINT 430 /* no of clock cycles between CBR refresh cycles */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 250 | |
| 251 | /* the following are for SDRAM only*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 252 | #define CONFIG_SYS_BSTOPRE 121 /* Burst To Precharge, sets open page interval */ |
| 253 | #define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */ |
| 254 | #define CONFIG_SYS_RDLAT 4 /* data latency from read command */ |
| 255 | #define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */ |
| 256 | #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */ |
| 257 | #define CONFIG_SYS_ACTORW 3 /* Activate to R/W */ |
| 258 | #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */ |
| 259 | #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 260 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 261 | #define CONFIG_SYS_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 262 | #endif |
| 263 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 264 | #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1 |
| 265 | #define CONFIG_SYS_EXTROM 1 |
| 266 | #define CONFIG_SYS_REGDIMM 0 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 267 | |
| 268 | |
| 269 | /* memory bank settings*/ |
| 270 | /* |
| 271 | * only bits 20-29 are actually used from these vales to set the |
| 272 | * start/end address the upper two bits will be 0, and the lower 20 |
| 273 | * bits will be set to 0x00000 for a start address, or 0xfffff for an |
| 274 | * end address |
| 275 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | #define CONFIG_SYS_BANK0_START 0x00000000 |
| 277 | #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1) |
| 278 | #define CONFIG_SYS_BANK0_ENABLE 1 |
| 279 | #define CONFIG_SYS_BANK1_START 0x3ff00000 |
| 280 | #define CONFIG_SYS_BANK1_END 0x3fffffff |
| 281 | #define CONFIG_SYS_BANK1_ENABLE 0 |
| 282 | #define CONFIG_SYS_BANK2_START 0x3ff00000 |
| 283 | #define CONFIG_SYS_BANK2_END 0x3fffffff |
| 284 | #define CONFIG_SYS_BANK2_ENABLE 0 |
| 285 | #define CONFIG_SYS_BANK3_START 0x3ff00000 |
| 286 | #define CONFIG_SYS_BANK3_END 0x3fffffff |
| 287 | #define CONFIG_SYS_BANK3_ENABLE 0 |
| 288 | #define CONFIG_SYS_BANK4_START 0x00000000 |
| 289 | #define CONFIG_SYS_BANK4_END 0x00000000 |
| 290 | #define CONFIG_SYS_BANK4_ENABLE 0 |
| 291 | #define CONFIG_SYS_BANK5_START 0x00000000 |
| 292 | #define CONFIG_SYS_BANK5_END 0x00000000 |
| 293 | #define CONFIG_SYS_BANK5_ENABLE 0 |
| 294 | #define CONFIG_SYS_BANK6_START 0x00000000 |
| 295 | #define CONFIG_SYS_BANK6_END 0x00000000 |
| 296 | #define CONFIG_SYS_BANK6_ENABLE 0 |
| 297 | #define CONFIG_SYS_BANK7_START 0x00000000 |
| 298 | #define CONFIG_SYS_BANK7_END 0x00000000 |
| 299 | #define CONFIG_SYS_BANK7_ENABLE 0 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 300 | /* |
| 301 | * Memory bank enable bitmask, specifying which of the banks defined above |
| 302 | are actually present. MSB is for bank #7, LSB is for bank #0. |
| 303 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 304 | #define CONFIG_SYS_BANK_ENABLE 0x01 |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 305 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 306 | #define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 307 | /* see 8240 book for bit definitions */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 309 | /* currently accessed page in memory */ |
| 310 | /* see 8240 book for details */ |
| 311 | |
| 312 | /* SDRAM 0 - 256MB */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 313 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 314 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 315 | |
| 316 | /* stack in DCACHE @ 1GB (no backing mem) */ |
| 317 | #if defined(USE_DINK32) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 318 | #define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 ) |
| 319 | #define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K ) |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 320 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 321 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 322 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 323 | #endif |
| 324 | |
| 325 | /* PCI memory */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 326 | #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 327 | #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 328 | |
| 329 | /* Flash, config addrs, etc */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 330 | #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 331 | #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 332 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 333 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 334 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
| 335 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 336 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
| 337 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 338 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
| 339 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 340 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 341 | |
| 342 | /* |
| 343 | * For booting Linux, the board info and command line data |
| 344 | * have to be in the first 8 MB of memory, since this is |
| 345 | * the maximum mapped by the Linux kernel during initialization. |
| 346 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 347 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 348 | /*----------------------------------------------------------------------- |
| 349 | * FLASH organization |
| 350 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 351 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 352 | #define CONFIG_SYS_MAX_FLASH_SECT 36 /* max number of sectors on one chip */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 353 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 354 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 355 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 356 | |
| 357 | /*----------------------------------------------------------------------- |
| 358 | * Cache Configuration |
| 359 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 360 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */ |
Jon Loeliger | 0e69706 | 2007-07-08 10:09:35 -0500 | [diff] [blame] | 361 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 362 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 363 | #endif |
| 364 | |
wdenk | e0c812a | 2005-04-03 15:51:42 +0000 | [diff] [blame] | 365 | /* values according to the manual */ |
| 366 | #define CONFIG_DRAM_50MHZ 1 |
| 367 | #define CONFIG_SDRAM_50MHZ |
| 368 | |
| 369 | #undef NR_8259_INTS |
| 370 | #define NR_8259_INTS 1 |
| 371 | |
| 372 | #define CONFIG_DISK_SPINUP_TIME 1000000 |
| 373 | |
| 374 | #endif /* __CONFIG_H */ |