blob: 972ca0884f2514630cb69c49d11b6641fc792685 [file] [log] [blame]
wdenke0c812a2005-04-03 15:51:42 +00001/*
2 * (C) Copyright 2004
3 * Yusdi Santoso, Adaptec Inc., yusdi_santoso@adaptec.com
4 *
5 * (C) Copyright 2001, 2002
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/* ------------------------------------------------------------------------- */
28
29/*
30 * board/config.h - configuration options, board specific
31 */
32
33#ifndef __CONFIG_H
34#define __CONFIG_H
35
36/*
37 * High Level Configuration Options
38 * (easy to change)
39 */
40
41#define CONFIG_MPC824X 1
42#define CONFIG_MPC8245 1
43#define CONFIG_HIDDEN_DRAGON 1
44
45#if 0
46#define USE_DINK32 1
47#else
48#undef USE_DINK32
49#endif
50
51#define CONFIG_CONS_INDEX 3 /* set to '3' for on-chip DUART */
52#define CONFIG_BAUDRATE 9600
53#define CONFIG_DRAM_SPEED 100 /* MHz */
54
wdenke0c812a2005-04-03 15:51:42 +000055
Jon Loeliger0e697062007-07-08 10:09:35 -050056/*
57 * Command line configuration.
58 */
59#include <config_cmd_default.h>
60
61#define CONFIG_CMD_EEPROM
62#define CONFIG_CMD_ELF
63#define CONFIG_CMD_I2C
64#define CONFIG_CMD_NET
65#define CONFIG_CMD_PCI
66#define CONFIG_CMD_PING
wdenke0c812a2005-04-03 15:51:42 +000067
68/*
69 * Miscellaneous configurable options
70 */
71#define CFG_LONGHELP 1 /* undef to save memory */
72#define CFG_PROMPT "=> " /* Monitor Command Prompt */
73#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
74#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
75#define CFG_MAXARGS 16 /* max number of command args */
76#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
77#define CFG_LOAD_ADDR 0x00100000 /* default load address */
78#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
79
80/*-----------------------------------------------------------------------
81 * PCI stuff
82 *-----------------------------------------------------------------------
83 */
84#define CONFIG_PCI /* include pci support */
85#undef CONFIG_PCI_PNP
86
87#define CONFIG_NET_MULTI /* Multi ethernet cards support */
88
89#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
90
91#define PCI_ENET0_IOADDR 0x80000000
92#define PCI_ENET0_MEMADDR 0x80000000
93#define PCI_ENET1_IOADDR 0x81000000
94#define PCI_ENET1_MEMADDR 0x81000000
95
96#define CONFIG_RTL8139
97#define _IO_BASE 0x00000000
98/* This macro is used by RTL8139 but not defined in PPC architecture */
99#define KSEG1ADDR(x) (x)
100/* Make sure the ethaddr can be overwritten
101 TODO: Remove this on final product
102*/
103#define CONFIG_ENV_OVERWRITE
104
105/*-----------------------------------------------------------------------
106 * Start addresses for the final memory configuration
107 * (Set up by the startup code)
108 * Please note that CFG_SDRAM_BASE _must_ start at 0
109 */
110#define CFG_SDRAM_BASE 0x00000000
111#define CFG_MAX_RAM_SIZE 0x02000000
112
113#define CFG_RESET_ADDRESS 0xFFF00100
114
115#if defined (USE_DINK32)
116#define CFG_MONITOR_LEN 0x00030000
117#define CFG_MONITOR_BASE 0x00090000
118#define CFG_RAMBOOT 1
119#define CFG_INIT_RAM_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
120#define CFG_INIT_RAM_END 0x10000
121#define CFG_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
122#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
123#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
124#else
125#undef CFG_RAMBOOT
126#define CFG_MONITOR_LEN 0x00030000
127#define CFG_MONITOR_BASE TEXT_BASE
128
129#define CFG_GBL_DATA_SIZE 128
130
131#define CFG_INIT_RAM_ADDR 0x40000000
132#define CFG_INIT_RAM_END 0x1000
133#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
134
135#endif
136
137#define CFG_FLASH_BASE 0xFFE00000
138#define CFG_FLASH_SIZE (2 * 1024 * 1024) /* Unity has onboard 1MByte flash */
139#define CFG_ENV_IS_IN_FLASH 1
140#define CFG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
141#define CFG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
142
143#define CFG_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
144
145#define CFG_MEMTEST_START 0x00000000 /* memtest works on */
146#define CFG_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
147
148#define CFG_EUMB_ADDR 0xFC000000
149
150#define CFG_ISA_MEM 0xFD000000
151#define CFG_ISA_IO 0xFE000000
152
153#define CFG_FLASH_RANGE_BASE 0xFFE00000 /* flash memory address range */
154#define CFG_FLASH_RANGE_SIZE 0x00200000
155#define FLASH_BASE0_PRELIM 0xFFE00000 /* processor board flash */
156
157/*
158 * select i2c support configuration
159 *
160 * Supported configurations are {none, software, hardware} drivers.
161 * If the software driver is chosen, there are some additional
162 * configuration items that the driver uses to drive the port pins.
163 */
164#define CONFIG_HARD_I2C 1 /* To enable I2C support */
165#undef CONFIG_SOFT_I2C /* I2C bit-banged */
166#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
167#define CFG_I2C_SLAVE 0x7F
168
169#ifdef CONFIG_SOFT_I2C
170#error "Soft I2C is not configured properly. Please review!"
171#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
172#define I2C_ACTIVE (iop->pdir |= 0x00010000)
173#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
174#define I2C_READ ((iop->pdat & 0x00010000) != 0)
175#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
176 else iop->pdat &= ~0x00010000
177#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
178 else iop->pdat &= ~0x00020000
179#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
180#endif /* CONFIG_SOFT_I2C */
181
182#define CFG_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
183#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
184#define CFG_EEPROM_PAGE_WRITE_BITS 3
185#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
186
187#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
188#define CFG_FLASH_BANKS { FLASH_BASE0_PRELIM }
189
190/*-----------------------------------------------------------------------
191 * Definitions for initial stack pointer and data area (in DPRAM)
192 */
193
194
195#define CFG_WINBOND_83C553 1 /*has a winbond bridge */
196#define CFG_USE_WINBOND_IDE 0 /*use winbond 83c553 internal IDE ctrlr */
197#define CFG_WINBOND_ISA_CFG_ADDR 0x80005800 /*pci-isa bridge config addr */
198#define CFG_WINBOND_IDE_CFG_ADDR 0x80005900 /*ide config addr */
199
200#define CFG_IDE_MAXBUS 2 /* max. 2 IDE busses */
201#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
202
203/* TODO: Change this to VIA686A */
204
205/*
206 * NS87308 Configuration
207 */
208#define CFG_NS87308 /* Nat Semi super-io controller on ISA bus */
209
210#define CFG_NS87308_BADDR_10 1
211
212#define CFG_NS87308_DEVS ( CFG_NS87308_UART1 | \
213 CFG_NS87308_UART2 | \
214 CFG_NS87308_POWRMAN | \
215 CFG_NS87308_RTC_APC )
216
217#undef CFG_NS87308_PS2MOD
218
219#define CFG_NS87308_CS0_BASE 0x0076
220#define CFG_NS87308_CS0_CONF 0x30
221#define CFG_NS87308_CS1_BASE 0x0075
222#define CFG_NS87308_CS1_CONF 0x30
223#define CFG_NS87308_CS2_BASE 0x0074
224#define CFG_NS87308_CS2_CONF 0x30
225
226/*
227 * NS16550 Configuration
228 */
229#define CFG_NS16550
230#define CFG_NS16550_SERIAL
231
232#define CFG_NS16550_REG_SIZE 1
233
234#if (CONFIG_CONS_INDEX > 2)
235#define CFG_NS16550_CLK CONFIG_DRAM_SPEED*1000000
236#else
237#define CFG_NS16550_CLK 1843200
238#endif
239
240#define CFG_NS16550_COM1 (CFG_ISA_IO + CFG_NS87308_UART1_BASE)
241#define CFG_NS16550_COM2 (CFG_ISA_IO + CFG_NS87308_UART2_BASE)
242#define CFG_NS16550_COM3 (CFG_EUMB_ADDR + 0x4500)
243#define CFG_NS16550_COM4 (CFG_EUMB_ADDR + 0x4600)
244
245/*
246 * Low Level Configuration Settings
247 * (address mappings, register initial values, etc.)
248 * You should know what you are doing if you make changes here.
249 */
250
251#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
252
253#define CFG_ROMNAL 7 /*rom/flash next access time */
254#define CFG_ROMFAL 11 /*rom/flash access time */
255
256#define CFG_REFINT 430 /* no of clock cycles between CBR refresh cycles */
257
258/* the following are for SDRAM only*/
259#define CFG_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
260#define CFG_REFREC 8 /* Refresh to activate interval */
261#define CFG_RDLAT 4 /* data latency from read command */
262#define CFG_PRETOACT 3 /* Precharge to activate interval */
263#define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
264#define CFG_ACTORW 3 /* Activate to R/W */
265#define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
266#define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
267#if 0
268#define CFG_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
269#endif
270
271#define CFG_REGISTERD_TYPE_BUFFER 1
272#define CFG_EXTROM 1
273#define CFG_REGDIMM 0
274
275
276/* memory bank settings*/
277/*
278 * only bits 20-29 are actually used from these vales to set the
279 * start/end address the upper two bits will be 0, and the lower 20
280 * bits will be set to 0x00000 for a start address, or 0xfffff for an
281 * end address
282 */
283#define CFG_BANK0_START 0x00000000
284#define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
285#define CFG_BANK0_ENABLE 1
286#define CFG_BANK1_START 0x3ff00000
287#define CFG_BANK1_END 0x3fffffff
288#define CFG_BANK1_ENABLE 0
289#define CFG_BANK2_START 0x3ff00000
290#define CFG_BANK2_END 0x3fffffff
291#define CFG_BANK2_ENABLE 0
292#define CFG_BANK3_START 0x3ff00000
293#define CFG_BANK3_END 0x3fffffff
294#define CFG_BANK3_ENABLE 0
295#define CFG_BANK4_START 0x00000000
296#define CFG_BANK4_END 0x00000000
297#define CFG_BANK4_ENABLE 0
298#define CFG_BANK5_START 0x00000000
299#define CFG_BANK5_END 0x00000000
300#define CFG_BANK5_ENABLE 0
301#define CFG_BANK6_START 0x00000000
302#define CFG_BANK6_END 0x00000000
303#define CFG_BANK6_ENABLE 0
304#define CFG_BANK7_START 0x00000000
305#define CFG_BANK7_END 0x00000000
306#define CFG_BANK7_ENABLE 0
307/*
308 * Memory bank enable bitmask, specifying which of the banks defined above
309 are actually present. MSB is for bank #7, LSB is for bank #0.
310 */
311#define CFG_BANK_ENABLE 0x01
312
313#define CFG_ODCR 0xff /* configures line driver impedances, */
314 /* see 8240 book for bit definitions */
315#define CFG_PGMAX 0x32 /* how long the 8240 retains the */
316 /* currently accessed page in memory */
317 /* see 8240 book for details */
318
319/* SDRAM 0 - 256MB */
320#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
321#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
322
323/* stack in DCACHE @ 1GB (no backing mem) */
324#if defined(USE_DINK32)
325#define CFG_IBAT1L (0x40000000 | BATL_PP_00 )
326#define CFG_IBAT1U (0x40000000 | BATU_BL_128K )
327#else
328#define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
329#define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
330#endif
331
332/* PCI memory */
333#define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
334#define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
335
336/* Flash, config addrs, etc */
337#define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
338#define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
339
340#define CFG_DBAT0L CFG_IBAT0L
341#define CFG_DBAT0U CFG_IBAT0U
342#define CFG_DBAT1L CFG_IBAT1L
343#define CFG_DBAT1U CFG_IBAT1U
344#define CFG_DBAT2L CFG_IBAT2L
345#define CFG_DBAT2U CFG_IBAT2U
346#define CFG_DBAT3L CFG_IBAT3L
347#define CFG_DBAT3U CFG_IBAT3U
348
349/*
350 * For booting Linux, the board info and command line data
351 * have to be in the first 8 MB of memory, since this is
352 * the maximum mapped by the Linux kernel during initialization.
353 */
354#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
355/*-----------------------------------------------------------------------
356 * FLASH organization
357 */
358#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
359#define CFG_MAX_FLASH_SECT 36 /* max number of sectors on one chip */
360
361#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
362#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
363
364/*-----------------------------------------------------------------------
365 * Cache Configuration
366 */
367#define CFG_CACHELINE_SIZE 32 /* For MPC8240 CPU */
Jon Loeliger0e697062007-07-08 10:09:35 -0500368#if defined(CONFIG_CMD_KGDB)
wdenke0c812a2005-04-03 15:51:42 +0000369# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
370#endif
371
372/*
373 * Internal Definitions
374 *
375 * Boot Flags
376 */
377#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
378#define BOOTFLAG_WARM 0x02 /* Software reboot */
379
380/* values according to the manual */
381#define CONFIG_DRAM_50MHZ 1
382#define CONFIG_SDRAM_50MHZ
383
384#undef NR_8259_INTS
385#define NR_8259_INTS 1
386
387#define CONFIG_DISK_SPINUP_TIME 1000000
388
389#endif /* __CONFIG_H */