blob: 7f45a9c459794c616fb6c853f9ee2032cf54ae0a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05302/**
3 * core.h - DesignWare USB3 DRD Core Header
4 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +05305 * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05306 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +053010 * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/core.h) and ported
11 * to uboot.
12 *
13 * commit 460d098cb6 : usb: dwc3: make HIRD threshold configurable
14 *
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053015 */
16
17#ifndef __DRIVERS_USB_DWC3_CORE_H
18#define __DRIVERS_USB_DWC3_CORE_H
19
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053020#include <linux/ioport.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053021
22#include <linux/usb/ch9.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053023#include <linux/usb/otg.h>
24
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053025#define DWC3_MSG_MAX 500
26
27/* Global constants */
28#define DWC3_EP0_BOUNCE_SIZE 512
29#define DWC3_ENDPOINTS_NUM 32
30#define DWC3_XHCI_RESOURCES_NUM 2
31
32#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
33#define DWC3_EVENT_SIZE 4 /* bytes */
34#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
35#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
36#define DWC3_EVENT_TYPE_MASK 0xfe
37
38#define DWC3_EVENT_TYPE_DEV 0
39#define DWC3_EVENT_TYPE_CARKIT 3
40#define DWC3_EVENT_TYPE_I2C 4
41
42#define DWC3_DEVICE_EVENT_DISCONNECT 0
43#define DWC3_DEVICE_EVENT_RESET 1
44#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
45#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
46#define DWC3_DEVICE_EVENT_WAKEUP 4
47#define DWC3_DEVICE_EVENT_HIBER_REQ 5
48#define DWC3_DEVICE_EVENT_EOPF 6
49#define DWC3_DEVICE_EVENT_SOF 7
50#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
51#define DWC3_DEVICE_EVENT_CMD_CMPL 10
52#define DWC3_DEVICE_EVENT_OVERFLOW 11
53
54#define DWC3_GEVNTCOUNT_MASK 0xfffc
55#define DWC3_GSNPSID_MASK 0xffff0000
56#define DWC3_GSNPSREV_MASK 0xffff
57
58/* DWC3 registers memory space boundries */
59#define DWC3_XHCI_REGS_START 0x0
60#define DWC3_XHCI_REGS_END 0x7fff
61#define DWC3_GLOBALS_REGS_START 0xc100
62#define DWC3_GLOBALS_REGS_END 0xc6ff
63#define DWC3_DEVICE_REGS_START 0xc700
64#define DWC3_DEVICE_REGS_END 0xcbff
65#define DWC3_OTG_REGS_START 0xcc00
66#define DWC3_OTG_REGS_END 0xccff
67
68/* Global Registers */
69#define DWC3_GSBUSCFG0 0xc100
70#define DWC3_GSBUSCFG1 0xc104
71#define DWC3_GTXTHRCFG 0xc108
72#define DWC3_GRXTHRCFG 0xc10c
73#define DWC3_GCTL 0xc110
74#define DWC3_GEVTEN 0xc114
75#define DWC3_GSTS 0xc118
76#define DWC3_GSNPSID 0xc120
77#define DWC3_GGPIO 0xc124
78#define DWC3_GUID 0xc128
79#define DWC3_GUCTL 0xc12c
80#define DWC3_GBUSERRADDR0 0xc130
81#define DWC3_GBUSERRADDR1 0xc134
82#define DWC3_GPRTBIMAP0 0xc138
83#define DWC3_GPRTBIMAP1 0xc13c
84#define DWC3_GHWPARAMS0 0xc140
85#define DWC3_GHWPARAMS1 0xc144
86#define DWC3_GHWPARAMS2 0xc148
87#define DWC3_GHWPARAMS3 0xc14c
88#define DWC3_GHWPARAMS4 0xc150
89#define DWC3_GHWPARAMS5 0xc154
90#define DWC3_GHWPARAMS6 0xc158
91#define DWC3_GHWPARAMS7 0xc15c
92#define DWC3_GDBGFIFOSPACE 0xc160
93#define DWC3_GDBGLTSSM 0xc164
94#define DWC3_GPRTBIMAP_HS0 0xc180
95#define DWC3_GPRTBIMAP_HS1 0xc184
96#define DWC3_GPRTBIMAP_FS0 0xc188
97#define DWC3_GPRTBIMAP_FS1 0xc18c
98
99#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
100#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
101
102#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
103
104#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
105
106#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
107#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
108
109#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
110#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
111#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
112#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
113
114#define DWC3_GHWPARAMS8 0xc600
115
116/* Device Registers */
117#define DWC3_DCFG 0xc700
118#define DWC3_DCTL 0xc704
119#define DWC3_DEVTEN 0xc708
120#define DWC3_DSTS 0xc70c
121#define DWC3_DGCMDPAR 0xc710
122#define DWC3_DGCMD 0xc714
123#define DWC3_DALEPENA 0xc720
124#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
125#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
126#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
127#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
128
129/* OTG Registers */
130#define DWC3_OCFG 0xcc00
131#define DWC3_OCTL 0xcc04
132#define DWC3_OEVT 0xcc08
133#define DWC3_OEVTEN 0xcc0C
134#define DWC3_OSTS 0xcc10
135
136/* Bit fields */
137
138/* Global Configuration Register */
139#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
140#define DWC3_GCTL_U2RSTECN (1 << 16)
141#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
142#define DWC3_GCTL_CLK_BUS (0)
143#define DWC3_GCTL_CLK_PIPE (1)
144#define DWC3_GCTL_CLK_PIPEHALF (2)
145#define DWC3_GCTL_CLK_MASK (3)
146
147#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
148#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
149#define DWC3_GCTL_PRTCAP_HOST 1
150#define DWC3_GCTL_PRTCAP_DEVICE 2
151#define DWC3_GCTL_PRTCAP_OTG 3
152
153#define DWC3_GCTL_CORESOFTRESET (1 << 11)
154#define DWC3_GCTL_SOFITPSYNC (1 << 10)
155#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
156#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
157#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
158#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
159#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
160#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
161
162/* Global USB2 PHY Configuration Register */
163#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
164#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
Jagan Teki5abcf942019-12-18 13:00:02 +0530165#define DWC3_GUSB2PHYCFG_PHYIF(n) ((n) << 3)
166#define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
167#define DWC3_GUSB2PHYCFG_USBTRDTIM(n) ((n) << 10)
168#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
169#define USBTRDTIM_UTMI_8_BIT 9
170#define USBTRDTIM_UTMI_16_BIT 5
171#define UTMI_PHYIF_16_BIT 1
172#define UTMI_PHYIF_8_BIT 0
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530173
174/* Global USB3 PIPE Control Register */
175#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
176#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
177#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
178#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
179#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
180#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
181#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
182#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
183#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
184#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
185#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
186#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
187
188/* Global TX Fifo Size Register */
189#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
190#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
191
192/* Global Event Size Registers */
193#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
194#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
195
196/* Global HWPARAMS1 Register */
197#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
198#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
199#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
200#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
201#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
202#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
203
204/* Global HWPARAMS3 Register */
205#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
206#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
207#define DWC3_GHWPARAMS3_SSPHY_IFC_ENA 1
208#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
209#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
210#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
211#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
212#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
213#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
214#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
215#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
216
217/* Global HWPARAMS4 Register */
218#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
219#define DWC3_MAX_HIBER_SCRATCHBUFS 15
220
221/* Global HWPARAMS6 Register */
222#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
223
224/* Device Configuration Register */
225#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
226#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
227
228#define DWC3_DCFG_SPEED_MASK (7 << 0)
229#define DWC3_DCFG_SUPERSPEED (4 << 0)
230#define DWC3_DCFG_HIGHSPEED (0 << 0)
231#define DWC3_DCFG_FULLSPEED2 (1 << 0)
232#define DWC3_DCFG_LOWSPEED (2 << 0)
233#define DWC3_DCFG_FULLSPEED1 (3 << 0)
234
235#define DWC3_DCFG_LPM_CAP (1 << 22)
236
237/* Device Control Register */
238#define DWC3_DCTL_RUN_STOP (1 << 31)
239#define DWC3_DCTL_CSFTRST (1 << 30)
240#define DWC3_DCTL_LSFTRST (1 << 29)
241
242#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
243#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
244
245#define DWC3_DCTL_APPL1RES (1 << 23)
246
247/* These apply for core versions 1.87a and earlier */
248#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
249#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
250#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
251#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
252#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
253#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
254#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
255
256/* These apply for core versions 1.94a and later */
257#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
258#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
259
260#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
261#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
262#define DWC3_DCTL_CRS (1 << 17)
263#define DWC3_DCTL_CSS (1 << 16)
264
265#define DWC3_DCTL_INITU2ENA (1 << 12)
266#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
267#define DWC3_DCTL_INITU1ENA (1 << 10)
268#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
269#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
270
271#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
272#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
273
274#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
275#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
276#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
277#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
278#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
279#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
280#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
281
282/* Device Event Enable Register */
283#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
284#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
285#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
286#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
287#define DWC3_DEVTEN_SOFEN (1 << 7)
288#define DWC3_DEVTEN_EOPFEN (1 << 6)
289#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
290#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
291#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
292#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
293#define DWC3_DEVTEN_USBRSTEN (1 << 1)
294#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
295
296/* Device Status Register */
297#define DWC3_DSTS_DCNRD (1 << 29)
298
299/* This applies for core versions 1.87a and earlier */
300#define DWC3_DSTS_PWRUPREQ (1 << 24)
301
302/* These apply for core versions 1.94a and later */
303#define DWC3_DSTS_RSS (1 << 25)
304#define DWC3_DSTS_SSS (1 << 24)
305
306#define DWC3_DSTS_COREIDLE (1 << 23)
307#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
308
309#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
310#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
311
312#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
313
314#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
315#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
316
317#define DWC3_DSTS_CONNECTSPD (7 << 0)
318
319#define DWC3_DSTS_SUPERSPEED (4 << 0)
320#define DWC3_DSTS_HIGHSPEED (0 << 0)
321#define DWC3_DSTS_FULLSPEED2 (1 << 0)
322#define DWC3_DSTS_LOWSPEED (2 << 0)
323#define DWC3_DSTS_FULLSPEED1 (3 << 0)
324
325/* Device Generic Command Register */
326#define DWC3_DGCMD_SET_LMP 0x01
327#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
328#define DWC3_DGCMD_XMIT_FUNCTION 0x03
329
330/* These apply for core versions 1.94a and later */
331#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
332#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
333
334#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
335#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
336#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
337#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
338
339#define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1)
340#define DWC3_DGCMD_CMDACT (1 << 10)
341#define DWC3_DGCMD_CMDIOC (1 << 8)
342
343/* Device Generic Command Parameter Register */
344#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
345#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
346#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
347#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
348#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
349#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
350
351/* Device Endpoint Command Register */
352#define DWC3_DEPCMD_PARAM_SHIFT 16
353#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
354#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
355#define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1)
356#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
357#define DWC3_DEPCMD_CMDACT (1 << 10)
358#define DWC3_DEPCMD_CMDIOC (1 << 8)
359
360#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
361#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
362#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
363#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
364#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
365#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
366/* This applies for core versions 1.90a and earlier */
367#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
368/* This applies for core versions 1.94a and later */
369#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
370#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
371#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
372
373/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
374#define DWC3_DALEPENA_EP(n) (1 << n)
375
376#define DWC3_DEPCMD_TYPE_CONTROL 0
377#define DWC3_DEPCMD_TYPE_ISOC 1
378#define DWC3_DEPCMD_TYPE_BULK 2
379#define DWC3_DEPCMD_TYPE_INTR 3
380
381/* Structures */
382
383struct dwc3_trb;
384
385/**
386 * struct dwc3_event_buffer - Software event buffer representation
387 * @buf: _THE_ buffer
388 * @length: size of this buffer
389 * @lpos: event offset
390 * @count: cache of last read event count register
391 * @flags: flags related to this event buffer
392 * @dma: dma_addr_t
393 * @dwc: pointer to DWC controller
394 */
395struct dwc3_event_buffer {
396 void *buf;
397 unsigned length;
398 unsigned int lpos;
399 unsigned int count;
400 unsigned int flags;
401
Lukasz Majewskidc6d2402015-03-03 17:32:08 +0100402#define DWC3_EVENT_PENDING (1UL << 0)
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530403
404 dma_addr_t dma;
405
406 struct dwc3 *dwc;
407};
408
409#define DWC3_EP_FLAG_STALLED (1 << 0)
410#define DWC3_EP_FLAG_WEDGED (1 << 1)
411
412#define DWC3_EP_DIRECTION_TX true
413#define DWC3_EP_DIRECTION_RX false
414
415#define DWC3_TRB_NUM 32
416#define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
417
418/**
419 * struct dwc3_ep - device side endpoint representation
420 * @endpoint: usb endpoint
421 * @request_list: list of requests for this endpoint
422 * @req_queued: list of requests on this ep which have TRBs setup
423 * @trb_pool: array of transaction buffers
424 * @trb_pool_dma: dma address of @trb_pool
425 * @free_slot: next slot which is going to be used
426 * @busy_slot: first slot which is owned by HW
427 * @desc: usb_endpoint_descriptor pointer
428 * @dwc: pointer to DWC controller
429 * @saved_state: ep state saved during hibernation
430 * @flags: endpoint flags (wedged, stalled, ...)
431 * @current_trb: index of current used trb
432 * @number: endpoint number (1 - 15)
433 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
434 * @resource_index: Resource transfer index
435 * @interval: the interval on which the ISOC transfer is started
436 * @name: a human readable name e.g. ep1out-bulk
437 * @direction: true for TX, false for RX
438 * @stream_capable: true when streams are enabled
439 */
440struct dwc3_ep {
441 struct usb_ep endpoint;
442 struct list_head request_list;
443 struct list_head req_queued;
444
445 struct dwc3_trb *trb_pool;
446 dma_addr_t trb_pool_dma;
447 u32 free_slot;
448 u32 busy_slot;
449 const struct usb_ss_ep_comp_descriptor *comp_desc;
450 struct dwc3 *dwc;
451
452 u32 saved_state;
453 unsigned flags;
454#define DWC3_EP_ENABLED (1 << 0)
455#define DWC3_EP_STALL (1 << 1)
456#define DWC3_EP_WEDGE (1 << 2)
457#define DWC3_EP_BUSY (1 << 4)
458#define DWC3_EP_PENDING_REQUEST (1 << 5)
459#define DWC3_EP_MISSED_ISOC (1 << 6)
460
461 /* This last one is specific to EP0 */
462#define DWC3_EP0_DIR_IN (1 << 31)
463
464 unsigned current_trb;
465
466 u8 number;
467 u8 type;
468 u8 resource_index;
469 u32 interval;
470
471 char name[20];
472
473 unsigned direction:1;
474 unsigned stream_capable:1;
475};
476
477enum dwc3_phy {
478 DWC3_PHY_UNKNOWN = 0,
479 DWC3_PHY_USB3,
480 DWC3_PHY_USB2,
481};
482
483enum dwc3_ep0_next {
484 DWC3_EP0_UNKNOWN = 0,
485 DWC3_EP0_COMPLETE,
486 DWC3_EP0_NRDY_DATA,
487 DWC3_EP0_NRDY_STATUS,
488};
489
490enum dwc3_ep0_state {
491 EP0_UNCONNECTED = 0,
492 EP0_SETUP_PHASE,
493 EP0_DATA_PHASE,
494 EP0_STATUS_PHASE,
495};
496
497enum dwc3_link_state {
498 /* In SuperSpeed */
499 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
500 DWC3_LINK_STATE_U1 = 0x01,
501 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
502 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
503 DWC3_LINK_STATE_SS_DIS = 0x04,
504 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
505 DWC3_LINK_STATE_SS_INACT = 0x06,
506 DWC3_LINK_STATE_POLL = 0x07,
507 DWC3_LINK_STATE_RECOV = 0x08,
508 DWC3_LINK_STATE_HRESET = 0x09,
509 DWC3_LINK_STATE_CMPLY = 0x0a,
510 DWC3_LINK_STATE_LPBK = 0x0b,
511 DWC3_LINK_STATE_RESET = 0x0e,
512 DWC3_LINK_STATE_RESUME = 0x0f,
513 DWC3_LINK_STATE_MASK = 0x0f,
514};
515
516/* TRB Length, PCM and Status */
517#define DWC3_TRB_SIZE_MASK (0x00ffffff)
518#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
519#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
520#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
521
522#define DWC3_TRBSTS_OK 0
523#define DWC3_TRBSTS_MISSED_ISOC 1
524#define DWC3_TRBSTS_SETUP_PENDING 2
525#define DWC3_TRB_STS_XFER_IN_PROG 4
526
527/* TRB Control */
528#define DWC3_TRB_CTRL_HWO (1 << 0)
529#define DWC3_TRB_CTRL_LST (1 << 1)
530#define DWC3_TRB_CTRL_CHN (1 << 2)
531#define DWC3_TRB_CTRL_CSP (1 << 3)
532#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
533#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
534#define DWC3_TRB_CTRL_IOC (1 << 11)
535#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
536
537#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
538#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
539#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
540#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
541#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
542#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
543#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
544#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
545
546/**
547 * struct dwc3_trb - transfer request block (hw format)
548 * @bpl: DW0-3
549 * @bph: DW4-7
550 * @size: DW8-B
551 * @trl: DWC-F
552 */
553struct dwc3_trb {
554 u32 bpl;
555 u32 bph;
556 u32 size;
557 u32 ctrl;
558} __packed;
559
560/**
561 * dwc3_hwparams - copy of HWPARAMS registers
562 * @hwparams0 - GHWPARAMS0
563 * @hwparams1 - GHWPARAMS1
564 * @hwparams2 - GHWPARAMS2
565 * @hwparams3 - GHWPARAMS3
566 * @hwparams4 - GHWPARAMS4
567 * @hwparams5 - GHWPARAMS5
568 * @hwparams6 - GHWPARAMS6
569 * @hwparams7 - GHWPARAMS7
570 * @hwparams8 - GHWPARAMS8
571 */
572struct dwc3_hwparams {
573 u32 hwparams0;
574 u32 hwparams1;
575 u32 hwparams2;
576 u32 hwparams3;
577 u32 hwparams4;
578 u32 hwparams5;
579 u32 hwparams6;
580 u32 hwparams7;
581 u32 hwparams8;
582};
583
584/* HWPARAMS0 */
585#define DWC3_MODE(n) ((n) & 0x7)
586
587#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
588
589/* HWPARAMS1 */
590#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
591
592/* HWPARAMS3 */
593#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
594#define DWC3_NUM_EPS_MASK (0x3f << 12)
595#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
596 (DWC3_NUM_EPS_MASK)) >> 12)
597#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
598 (DWC3_NUM_IN_EPS_MASK)) >> 18)
599
600/* HWPARAMS7 */
601#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
602
603struct dwc3_request {
604 struct usb_request request;
605 struct list_head list;
606 struct dwc3_ep *dep;
607 u32 start_slot;
608
609 u8 epnum;
610 struct dwc3_trb *trb;
611 dma_addr_t trb_dma;
612
613 unsigned direction:1;
614 unsigned mapped:1;
615 unsigned queued:1;
616};
617
618/*
619 * struct dwc3_scratchpad_array - hibernation scratchpad array
620 * (format defined by hw)
621 */
622struct dwc3_scratchpad_array {
623 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
624};
625
626/**
627 * struct dwc3 - representation of our controller
628 * @ctrl_req: usb control request which is used for ep0
629 * @ep0_trb: trb which is used for the ctrl_req
630 * @ep0_bounce: bounce buffer for ep0
631 * @setup_buf: used while precessing STD USB requests
632 * @ctrl_req_addr: dma address of ctrl_req
633 * @ep0_trb: dma address of ep0_trb
634 * @ep0_usb_req: dummy req used while handling STD USB requests
635 * @ep0_bounce_addr: dma address of ep0_bounce
636 * @scratch_addr: dma address of scratchbuf
637 * @lock: for synchronizing
638 * @dev: pointer to our struct device
639 * @xhci: pointer to our xHCI child
640 * @event_buffer_list: a list of event buffers
641 * @gadget: device side representation of the peripheral controller
642 * @gadget_driver: pointer to the gadget driver
643 * @regs: base address for our registers
644 * @regs_size: address space size
645 * @nr_scratch: number of scratch buffers
646 * @num_event_buffers: calculated number of event buffers
647 * @u1u2: only used on revisions <1.83a for workaround
648 * @maximum_speed: maximum speed requested (mainly for testing purposes)
649 * @revision: revision register contents
650 * @dr_mode: requested mode of operation
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530651 * @dcfg: saved contents of DCFG register
652 * @gctl: saved contents of GCTL register
653 * @isoch_delay: wValue from Set Isochronous Delay request;
654 * @u2sel: parameter from Set SEL request.
655 * @u2pel: parameter from Set SEL request.
656 * @u1sel: parameter from Set SEL request.
657 * @u1pel: parameter from Set SEL request.
658 * @num_out_eps: number of out endpoints
659 * @num_in_eps: number of in endpoints
660 * @ep0_next_event: hold the next expected event
661 * @ep0state: state of endpoint zero
662 * @link_state: link state
663 * @speed: device speed (super, high, full, low)
664 * @mem: points to start of memory which is used for this struct.
665 * @hwparams: copy of hwparams registers
666 * @root: debugfs root folder pointer
667 * @regset: debugfs pointer to regdump file
668 * @test_mode: true when we're entering a USB test mode
669 * @test_mode_nr: test feature selector
670 * @lpm_nyet_threshold: LPM NYET response threshold
671 * @hird_threshold: HIRD threshold
672 * @delayed_status: true when gadget driver asks for delayed status
673 * @ep0_bounced: true when we used bounce buffer
674 * @ep0_expect_in: true when we expect a DATA IN transfer
675 * @has_hibernation: true when dwc3 was configured with Hibernation
676 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
677 * there's now way for software to detect this in runtime.
678 * @is_utmi_l1_suspend: the core asserts output signal
679 * 0 - utmi_sleep_n
680 * 1 - utmi_l1_suspend_n
681 * @is_selfpowered: true when we are selfpowered
682 * @is_fpga: true when we are using the FPGA board
683 * @needs_fifo_resize: not all users might want fifo resizing, flag it
684 * @pullups_connected: true when Run/Stop bit is set
685 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
686 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
687 * @start_config_issued: true when StartConfig command has been issued
688 * @three_stage_setup: set if we perform a three phase setup
689 * @disable_scramble_quirk: set if we enable the disable scramble quirk
690 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
691 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
692 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
693 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
694 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
695 * @lfps_filter_quirk: set if we enable LFPS filter quirk
696 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
697 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
698 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
699 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
700 * @tx_de_emphasis: Tx de-emphasis value
701 * 0 - -6dB de-emphasis
702 * 1 - -3.5dB de-emphasis
703 * 2 - No de-emphasis
704 * 3 - Reserved
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530705 * @index: index of _this_ controller
706 * @list: to maintain the list of dwc3 controllers
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530707 */
708struct dwc3 {
709 struct usb_ctrlrequest *ctrl_req;
710 struct dwc3_trb *ep0_trb;
711 void *ep0_bounce;
712 void *scratchbuf;
713 u8 *setup_buf;
714 dma_addr_t ctrl_req_addr;
715 dma_addr_t ep0_trb_addr;
716 dma_addr_t ep0_bounce_addr;
717 dma_addr_t scratch_addr;
718 struct dwc3_request ep0_usb_req;
719
720 /* device lock */
721 spinlock_t lock;
722
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +0100723#if defined(__UBOOT__) && CONFIG_IS_ENABLED(DM_USB)
Mugunthan V N5f7ff712018-05-18 13:15:04 +0200724 struct udevice *dev;
725#else
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530726 struct device *dev;
Mugunthan V N5f7ff712018-05-18 13:15:04 +0200727#endif
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530728
729 struct platform_device *xhci;
730 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
731
732 struct dwc3_event_buffer **ev_buffs;
733 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
734
735 struct usb_gadget gadget;
736 struct usb_gadget_driver *gadget_driver;
737
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530738 void __iomem *regs;
739 size_t regs_size;
740
741 enum usb_dr_mode dr_mode;
742
743 /* used for suspend/resume */
744 u32 dcfg;
745 u32 gctl;
746
747 u32 nr_scratch;
748 u32 num_event_buffers;
749 u32 u1u2;
750 u32 maximum_speed;
751 u32 revision;
752
753#define DWC3_REVISION_173A 0x5533173a
754#define DWC3_REVISION_175A 0x5533175a
755#define DWC3_REVISION_180A 0x5533180a
756#define DWC3_REVISION_183A 0x5533183a
757#define DWC3_REVISION_185A 0x5533185a
758#define DWC3_REVISION_187A 0x5533187a
759#define DWC3_REVISION_188A 0x5533188a
760#define DWC3_REVISION_190A 0x5533190a
761#define DWC3_REVISION_194A 0x5533194a
762#define DWC3_REVISION_200A 0x5533200a
763#define DWC3_REVISION_202A 0x5533202a
764#define DWC3_REVISION_210A 0x5533210a
765#define DWC3_REVISION_220A 0x5533220a
766#define DWC3_REVISION_230A 0x5533230a
767#define DWC3_REVISION_240A 0x5533240a
768#define DWC3_REVISION_250A 0x5533250a
769#define DWC3_REVISION_260A 0x5533260a
770#define DWC3_REVISION_270A 0x5533270a
771#define DWC3_REVISION_280A 0x5533280a
772
773 enum dwc3_ep0_next ep0_next_event;
774 enum dwc3_ep0_state ep0state;
775 enum dwc3_link_state link_state;
776
777 u16 isoch_delay;
778 u16 u2sel;
779 u16 u2pel;
780 u8 u1sel;
781 u8 u1pel;
782
783 u8 speed;
784
785 u8 num_out_eps;
786 u8 num_in_eps;
787
788 void *mem;
789
790 struct dwc3_hwparams hwparams;
791 struct dentry *root;
792 struct debugfs_regset32 *regset;
793
794 u8 test_mode;
795 u8 test_mode_nr;
796 u8 lpm_nyet_threshold;
797 u8 hird_threshold;
798
799 unsigned delayed_status:1;
800 unsigned ep0_bounced:1;
801 unsigned ep0_expect_in:1;
802 unsigned has_hibernation:1;
803 unsigned has_lpm_erratum:1;
804 unsigned is_utmi_l1_suspend:1;
805 unsigned is_selfpowered:1;
806 unsigned is_fpga:1;
807 unsigned needs_fifo_resize:1;
808 unsigned pullups_connected:1;
809 unsigned resize_fifos:1;
810 unsigned setup_packet_pending:1;
811 unsigned start_config_issued:1;
812 unsigned three_stage_setup:1;
813
814 unsigned disable_scramble_quirk:1;
815 unsigned u2exit_lfps_quirk:1;
816 unsigned u2ss_inp3_quirk:1;
817 unsigned req_p1p2p3_quirk:1;
818 unsigned del_p1p2p3_quirk:1;
819 unsigned del_phy_power_chg_quirk:1;
820 unsigned lfps_filter_quirk:1;
821 unsigned rx_detect_poll_quirk:1;
822 unsigned dis_u3_susphy_quirk:1;
823 unsigned dis_u2_susphy_quirk:1;
Jagan Tekic1157dc2020-05-06 13:20:25 +0530824 unsigned dis_del_phy_power_chg_quirk:1;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530825
826 unsigned tx_de_emphasis_quirk:1;
827 unsigned tx_de_emphasis:2;
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530828 int index;
829 struct list_head list;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530830};
831
832/* -------------------------------------------------------------------------- */
833
834/* -------------------------------------------------------------------------- */
835
836struct dwc3_event_type {
837 u32 is_devspec:1;
838 u32 type:7;
839 u32 reserved8_31:24;
840} __packed;
841
842#define DWC3_DEPEVT_XFERCOMPLETE 0x01
843#define DWC3_DEPEVT_XFERINPROGRESS 0x02
844#define DWC3_DEPEVT_XFERNOTREADY 0x03
845#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
846#define DWC3_DEPEVT_STREAMEVT 0x06
847#define DWC3_DEPEVT_EPCMDCMPLT 0x07
848
849/**
Kishon Vijay Abraham I9c38ca42015-02-23 18:40:00 +0530850 * dwc3_ep_event_string - returns event name
851 * @event: then event code
852 */
853static inline const char *dwc3_ep_event_string(u8 event)
854{
855 switch (event) {
856 case DWC3_DEPEVT_XFERCOMPLETE:
857 return "Transfer Complete";
858 case DWC3_DEPEVT_XFERINPROGRESS:
859 return "Transfer In-Progress";
860 case DWC3_DEPEVT_XFERNOTREADY:
861 return "Transfer Not Ready";
862 case DWC3_DEPEVT_RXTXFIFOEVT:
863 return "FIFO";
864 case DWC3_DEPEVT_STREAMEVT:
865 return "Stream";
866 case DWC3_DEPEVT_EPCMDCMPLT:
867 return "Endpoint Command Complete";
868 }
869
870 return "UNKNOWN";
871}
872
873/**
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530874 * struct dwc3_event_depvt - Device Endpoint Events
875 * @one_bit: indicates this is an endpoint event (not used)
876 * @endpoint_number: number of the endpoint
877 * @endpoint_event: The event we have:
878 * 0x00 - Reserved
879 * 0x01 - XferComplete
880 * 0x02 - XferInProgress
881 * 0x03 - XferNotReady
882 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
883 * 0x05 - Reserved
884 * 0x06 - StreamEvt
885 * 0x07 - EPCmdCmplt
886 * @reserved11_10: Reserved, don't use.
887 * @status: Indicates the status of the event. Refer to databook for
888 * more information.
889 * @parameters: Parameters of the current event. Refer to databook for
890 * more information.
891 */
892struct dwc3_event_depevt {
893 u32 one_bit:1;
894 u32 endpoint_number:5;
895 u32 endpoint_event:4;
896 u32 reserved11_10:2;
897 u32 status:4;
898
899/* Within XferNotReady */
900#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
901
902/* Within XferComplete */
903#define DEPEVT_STATUS_BUSERR (1 << 0)
904#define DEPEVT_STATUS_SHORT (1 << 1)
905#define DEPEVT_STATUS_IOC (1 << 2)
906#define DEPEVT_STATUS_LST (1 << 3)
907
908/* Stream event only */
909#define DEPEVT_STREAMEVT_FOUND 1
910#define DEPEVT_STREAMEVT_NOTFOUND 2
911
912/* Control-only Status */
913#define DEPEVT_STATUS_CONTROL_DATA 1
914#define DEPEVT_STATUS_CONTROL_STATUS 2
915
916 u32 parameters:16;
917} __packed;
918
919/**
920 * struct dwc3_event_devt - Device Events
921 * @one_bit: indicates this is a non-endpoint event (not used)
922 * @device_event: indicates it's a device event. Should read as 0x00
923 * @type: indicates the type of device event.
924 * 0 - DisconnEvt
925 * 1 - USBRst
926 * 2 - ConnectDone
927 * 3 - ULStChng
928 * 4 - WkUpEvt
929 * 5 - Reserved
930 * 6 - EOPF
931 * 7 - SOF
932 * 8 - Reserved
933 * 9 - ErrticErr
934 * 10 - CmdCmplt
935 * 11 - EvntOverflow
936 * 12 - VndrDevTstRcved
937 * @reserved15_12: Reserved, not used
938 * @event_info: Information about this event
939 * @reserved31_25: Reserved, not used
940 */
941struct dwc3_event_devt {
942 u32 one_bit:1;
943 u32 device_event:7;
944 u32 type:4;
945 u32 reserved15_12:4;
946 u32 event_info:9;
947 u32 reserved31_25:7;
948} __packed;
949
950/**
951 * struct dwc3_event_gevt - Other Core Events
952 * @one_bit: indicates this is a non-endpoint event (not used)
953 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
954 * @phy_port_number: self-explanatory
955 * @reserved31_12: Reserved, not used.
956 */
957struct dwc3_event_gevt {
958 u32 one_bit:1;
959 u32 device_event:7;
960 u32 phy_port_number:4;
961 u32 reserved31_12:20;
962} __packed;
963
964/**
965 * union dwc3_event - representation of Event Buffer contents
966 * @raw: raw 32-bit event
967 * @type: the type of the event
968 * @depevt: Device Endpoint Event
969 * @devt: Device Event
970 * @gevt: Global Event
971 */
972union dwc3_event {
973 u32 raw;
974 struct dwc3_event_type type;
975 struct dwc3_event_depevt depevt;
976 struct dwc3_event_devt devt;
977 struct dwc3_event_gevt gevt;
978};
979
980/**
981 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
982 * parameters
983 * @param2: third parameter
984 * @param1: second parameter
985 * @param0: first parameter
986 */
987struct dwc3_gadget_ep_cmd_params {
988 u32 param2;
989 u32 param1;
990 u32 param0;
991};
992
993/*
994 * DWC3 Features to be used as Driver Data
995 */
996
997#define DWC3_HAS_PERIPHERAL BIT(0)
998#define DWC3_HAS_XHCI BIT(1)
999#define DWC3_HAS_OTG BIT(3)
1000
1001/* prototypes */
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301002int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
Jean-Jacques Hiblotce868d02019-09-11 11:33:52 +02001003void dwc3_of_parse(struct dwc3 *dwc);
Mugunthan V N5f7ff712018-05-18 13:15:04 +02001004int dwc3_init(struct dwc3 *dwc);
1005void dwc3_remove(struct dwc3 *dwc);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301006
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301007static inline int dwc3_host_init(struct dwc3 *dwc)
1008{ return 0; }
1009static inline void dwc3_host_exit(struct dwc3 *dwc)
1010{ }
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301011
Kishon Vijay Abraham Ic2b77b62015-02-23 18:39:54 +05301012#ifdef CONFIG_USB_DWC3_GADGET
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301013int dwc3_gadget_init(struct dwc3 *dwc);
1014void dwc3_gadget_exit(struct dwc3 *dwc);
1015int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1016int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1017int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1018int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1019 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
1020int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1021#else
1022static inline int dwc3_gadget_init(struct dwc3 *dwc)
1023{ return 0; }
1024static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1025{ }
1026static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1027{ return 0; }
1028static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1029{ return 0; }
1030static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1031 enum dwc3_link_state state)
1032{ return 0; }
1033
1034static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1035 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
1036{ return 0; }
1037static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1038 int cmd, u32 param)
1039{ return 0; }
1040#endif
1041
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301042#endif /* __DRIVERS_USB_DWC3_CORE_H */