blob: f411be8b87919b0aed06010b7a45b6155cfaf59f [file] [log] [blame]
Hai Pham9a8aaa32023-02-28 22:37:03 +01001// SPDX-License-Identifier: GPL-2.0
2/*
3 * R8A779A0 processor support - PFC hardware block.
4 *
5 * Copyright (C) 2021 Renesas Electronics Corp.
6 *
7 * This file is based on the drivers/pinctrl/renesas/pfc-r8a779a0.c
8 */
9
Hai Pham9a8aaa32023-02-28 22:37:03 +010010#include <dm.h>
11#include <errno.h>
12#include <dm/pinctrl.h>
13#include <linux/bitops.h>
14#include <linux/kernel.h>
15
16#include "sh_pfc.h"
17
18#define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
19
20#define CPU_ALL_GP(fn, sfx) \
21 PORT_GP_CFG_19(0, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
22 PORT_GP_CFG_23(1, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
23 PORT_GP_CFG_1(1, 23, fn, sfx, CFG_FLAGS), \
24 PORT_GP_CFG_1(1, 24, fn, sfx, CFG_FLAGS), \
25 PORT_GP_CFG_1(1, 25, fn, sfx, CFG_FLAGS), \
26 PORT_GP_CFG_1(1, 26, fn, sfx, CFG_FLAGS), \
27 PORT_GP_CFG_1(1, 27, fn, sfx, CFG_FLAGS), \
28 PORT_GP_CFG_1(1, 28, fn, sfx, CFG_FLAGS), \
29 PORT_GP_CFG_20(2, fn, sfx, CFG_FLAGS), \
30 PORT_GP_CFG_13(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
31 PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
32 PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
33 PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
34 PORT_GP_CFG_1(3, 16, fn, sfx, CFG_FLAGS), \
35 PORT_GP_CFG_1(3, 17, fn, sfx, CFG_FLAGS), \
36 PORT_GP_CFG_1(3, 18, fn, sfx, CFG_FLAGS), \
37 PORT_GP_CFG_1(3, 19, fn, sfx, CFG_FLAGS), \
38 PORT_GP_CFG_1(3, 20, fn, sfx, CFG_FLAGS), \
39 PORT_GP_CFG_1(3, 21, fn, sfx, CFG_FLAGS), \
40 PORT_GP_CFG_1(3, 22, fn, sfx, CFG_FLAGS), \
41 PORT_GP_CFG_1(3, 23, fn, sfx, CFG_FLAGS), \
42 PORT_GP_CFG_1(3, 24, fn, sfx, CFG_FLAGS), \
43 PORT_GP_CFG_1(3, 25, fn, sfx, CFG_FLAGS), \
44 PORT_GP_CFG_1(3, 26, fn, sfx, CFG_FLAGS), \
45 PORT_GP_CFG_1(3, 27, fn, sfx, CFG_FLAGS), \
46 PORT_GP_CFG_1(3, 28, fn, sfx, CFG_FLAGS), \
47 PORT_GP_CFG_1(3, 29, fn, sfx, CFG_FLAGS), \
48 PORT_GP_CFG_25(4, fn, sfx, CFG_FLAGS), \
49 PORT_GP_CFG_21(5, fn, sfx, CFG_FLAGS), \
50 PORT_GP_CFG_21(6, fn, sfx, CFG_FLAGS), \
51 PORT_GP_CFG_21(7, fn, sfx, CFG_FLAGS), \
52 PORT_GP_CFG_14(8, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33)
53
Marek Vasut8f07e8a2023-09-17 16:08:49 +020054#define CPU_ALL_NOGP(fn) \
55 PIN_NOGP_CFG(VDDQ_AVB0, "VDDQ_AVB0", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25), \
56 PIN_NOGP_CFG(VDDQ_AVB1, "VDDQ_AVB1", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25), \
57 PIN_NOGP_CFG(VDDQ_AVB2, "VDDQ_AVB2", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25), \
58 PIN_NOGP_CFG(VDDQ_TSN0, "VDDQ_TSN0", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25)
59
Hai Pham9a8aaa32023-02-28 22:37:03 +010060/* GPSR0 */
61#define GPSR0_18 F_(MSIOF2_RXD, IP2SR0_11_8)
62#define GPSR0_17 F_(MSIOF2_SCK, IP2SR0_7_4)
63#define GPSR0_16 F_(MSIOF2_TXD, IP2SR0_3_0)
64#define GPSR0_15 F_(MSIOF2_SYNC, IP1SR0_31_28)
65#define GPSR0_14 F_(MSIOF2_SS1, IP1SR0_27_24)
66#define GPSR0_13 F_(MSIOF2_SS2, IP1SR0_23_20)
67#define GPSR0_12 F_(MSIOF5_RXD, IP1SR0_19_16)
68#define GPSR0_11 F_(MSIOF5_SCK, IP1SR0_15_12)
69#define GPSR0_10 F_(MSIOF5_TXD, IP1SR0_11_8)
70#define GPSR0_9 F_(MSIOF5_SYNC, IP1SR0_7_4)
71#define GPSR0_8 F_(MSIOF5_SS1, IP1SR0_3_0)
72#define GPSR0_7 F_(MSIOF5_SS2, IP0SR0_31_28)
Marek Vasut5d7061f2024-09-11 23:09:38 +020073#define GPSR0_6 F_(IRQ0_A, IP0SR0_27_24)
74#define GPSR0_5 F_(IRQ1_A, IP0SR0_23_20)
75#define GPSR0_4 F_(IRQ2_A, IP0SR0_19_16)
76#define GPSR0_3 F_(IRQ3_A, IP0SR0_15_12)
Hai Pham9a8aaa32023-02-28 22:37:03 +010077#define GPSR0_2 F_(GP0_02, IP0SR0_11_8)
78#define GPSR0_1 F_(GP0_01, IP0SR0_7_4)
79#define GPSR0_0 F_(GP0_00, IP0SR0_3_0)
80
81/* GPSR1 */
Marek Vasut5d7061f2024-09-11 23:09:38 +020082#define GPSR1_28 F_(HTX3_A, IP3SR1_19_16)
83#define GPSR1_27 F_(HCTS3_N_A, IP3SR1_15_12)
84#define GPSR1_26 F_(HRTS3_N_A, IP3SR1_11_8)
85#define GPSR1_25 F_(HSCK3_A, IP3SR1_7_4)
86#define GPSR1_24 F_(HRX3_A, IP3SR1_3_0)
Hai Pham9a8aaa32023-02-28 22:37:03 +010087#define GPSR1_23 F_(GP1_23, IP2SR1_31_28)
88#define GPSR1_22 F_(AUDIO_CLKIN, IP2SR1_27_24)
89#define GPSR1_21 F_(AUDIO_CLKOUT, IP2SR1_23_20)
90#define GPSR1_20 F_(SSI_SD, IP2SR1_19_16)
91#define GPSR1_19 F_(SSI_WS, IP2SR1_15_12)
92#define GPSR1_18 F_(SSI_SCK, IP2SR1_11_8)
93#define GPSR1_17 F_(SCIF_CLK, IP2SR1_7_4)
94#define GPSR1_16 F_(HRX0, IP2SR1_3_0)
95#define GPSR1_15 F_(HSCK0, IP1SR1_31_28)
96#define GPSR1_14 F_(HRTS0_N, IP1SR1_27_24)
97#define GPSR1_13 F_(HCTS0_N, IP1SR1_23_20)
98#define GPSR1_12 F_(HTX0, IP1SR1_19_16)
99#define GPSR1_11 F_(MSIOF0_RXD, IP1SR1_15_12)
100#define GPSR1_10 F_(MSIOF0_SCK, IP1SR1_11_8)
101#define GPSR1_9 F_(MSIOF0_TXD, IP1SR1_7_4)
102#define GPSR1_8 F_(MSIOF0_SYNC, IP1SR1_3_0)
103#define GPSR1_7 F_(MSIOF0_SS1, IP0SR1_31_28)
104#define GPSR1_6 F_(MSIOF0_SS2, IP0SR1_27_24)
105#define GPSR1_5 F_(MSIOF1_RXD, IP0SR1_23_20)
106#define GPSR1_4 F_(MSIOF1_TXD, IP0SR1_19_16)
107#define GPSR1_3 F_(MSIOF1_SCK, IP0SR1_15_12)
108#define GPSR1_2 F_(MSIOF1_SYNC, IP0SR1_11_8)
109#define GPSR1_1 F_(MSIOF1_SS1, IP0SR1_7_4)
110#define GPSR1_0 F_(MSIOF1_SS2, IP0SR1_3_0)
111
112/* GPSR2 */
113#define GPSR2_19 F_(CANFD7_RX, IP2SR2_15_12)
114#define GPSR2_18 F_(CANFD7_TX, IP2SR2_11_8)
115#define GPSR2_17 F_(CANFD4_RX, IP2SR2_7_4)
116#define GPSR2_16 F_(CANFD4_TX, IP2SR2_3_0)
117#define GPSR2_15 F_(CANFD3_RX, IP1SR2_31_28)
118#define GPSR2_14 F_(CANFD3_TX, IP1SR2_27_24)
119#define GPSR2_13 F_(CANFD2_RX, IP1SR2_23_20)
120#define GPSR2_12 F_(CANFD2_TX, IP1SR2_19_16)
121#define GPSR2_11 F_(CANFD0_RX, IP1SR2_15_12)
122#define GPSR2_10 F_(CANFD0_TX, IP1SR2_11_8)
123#define GPSR2_9 F_(CAN_CLK, IP1SR2_7_4)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200124#define GPSR2_8 F_(TPU0TO0_A, IP1SR2_3_0)
125#define GPSR2_7 F_(TPU0TO1_A, IP0SR2_31_28)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100126#define GPSR2_6 F_(FXR_TXDB, IP0SR2_27_24)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200127#define GPSR2_5 F_(FXR_TXENB_N_A, IP0SR2_23_20)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100128#define GPSR2_4 F_(RXDB_EXTFXR, IP0SR2_19_16)
129#define GPSR2_3 F_(CLK_EXTFXR, IP0SR2_15_12)
130#define GPSR2_2 F_(RXDA_EXTFXR, IP0SR2_11_8)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200131#define GPSR2_1 F_(FXR_TXENA_N_A, IP0SR2_7_4)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100132#define GPSR2_0 F_(FXR_TXDA, IP0SR2_3_0)
133
134/* GPSR3 */
135#define GPSR3_29 F_(RPC_INT_N, IP3SR3_23_20)
136#define GPSR3_28 F_(RPC_WP_N, IP3SR3_19_16)
137#define GPSR3_27 F_(RPC_RESET_N, IP3SR3_15_12)
138#define GPSR3_26 F_(QSPI1_IO3, IP3SR3_11_8)
139#define GPSR3_25 F_(QSPI1_SSL, IP3SR3_7_4)
140#define GPSR3_24 F_(QSPI1_IO2, IP3SR3_3_0)
141#define GPSR3_23 F_(QSPI1_MISO_IO1, IP2SR3_31_28)
142#define GPSR3_22 F_(QSPI1_SPCLK, IP2SR3_27_24)
143#define GPSR3_21 F_(QSPI1_MOSI_IO0, IP2SR3_23_20)
144#define GPSR3_20 F_(QSPI0_SPCLK, IP2SR3_19_16)
145#define GPSR3_19 F_(QSPI0_MOSI_IO0, IP2SR3_15_12)
146#define GPSR3_18 F_(QSPI0_MISO_IO1, IP2SR3_11_8)
147#define GPSR3_17 F_(QSPI0_IO2, IP2SR3_7_4)
148#define GPSR3_16 F_(QSPI0_IO3, IP2SR3_3_0)
149#define GPSR3_15 F_(QSPI0_SSL, IP1SR3_31_28)
150#define GPSR3_14 F_(IPC_CLKOUT, IP1SR3_27_24)
151#define GPSR3_13 F_(IPC_CLKIN, IP1SR3_23_20)
152#define GPSR3_12 F_(SD_WP, IP1SR3_19_16)
153#define GPSR3_11 F_(SD_CD, IP1SR3_15_12)
154#define GPSR3_10 F_(MMC_SD_CMD, IP1SR3_11_8)
155#define GPSR3_9 F_(MMC_D6, IP1SR3_7_4)
156#define GPSR3_8 F_(MMC_D7, IP1SR3_3_0)
157#define GPSR3_7 F_(MMC_D4, IP0SR3_31_28)
158#define GPSR3_6 F_(MMC_D5, IP0SR3_27_24)
159#define GPSR3_5 F_(MMC_SD_D3, IP0SR3_23_20)
160#define GPSR3_4 F_(MMC_DS, IP0SR3_19_16)
161#define GPSR3_3 F_(MMC_SD_CLK, IP0SR3_15_12)
162#define GPSR3_2 F_(MMC_SD_D2, IP0SR3_11_8)
163#define GPSR3_1 F_(MMC_SD_D0, IP0SR3_7_4)
164#define GPSR3_0 F_(MMC_SD_D1, IP0SR3_3_0)
165
166/* GPSR4 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200167#define GPSR4_24 F_(AVS1, IP3SR4_3_0)
168#define GPSR4_23 F_(AVS0, IP2SR4_31_28)
169#define GPSR4_22 F_(PCIE1_CLKREQ_N, IP2SR4_27_24)
170#define GPSR4_21 F_(PCIE0_CLKREQ_N, IP2SR4_23_20)
171#define GPSR4_20 F_(TSN0_TXCREFCLK, IP2SR4_19_16)
172#define GPSR4_19 F_(TSN0_TD2, IP2SR4_15_12)
173#define GPSR4_18 F_(TSN0_TD3, IP2SR4_11_8)
174#define GPSR4_17 F_(TSN0_RD2, IP2SR4_7_4)
175#define GPSR4_16 F_(TSN0_RD3, IP2SR4_3_0)
176#define GPSR4_15 F_(TSN0_TD0, IP1SR4_31_28)
177#define GPSR4_14 F_(TSN0_TD1, IP1SR4_27_24)
178#define GPSR4_13 F_(TSN0_RD1, IP1SR4_23_20)
179#define GPSR4_12 F_(TSN0_TXC, IP1SR4_19_16)
180#define GPSR4_11 F_(TSN0_RXC, IP1SR4_15_12)
181#define GPSR4_10 F_(TSN0_RD0, IP1SR4_11_8)
182#define GPSR4_9 F_(TSN0_TX_CTL, IP1SR4_7_4)
183#define GPSR4_8 F_(TSN0_AVTP_PPS0, IP1SR4_3_0)
184#define GPSR4_7 F_(TSN0_RX_CTL, IP0SR4_31_28)
185#define GPSR4_6 F_(TSN0_AVTP_CAPTURE, IP0SR4_27_24)
186#define GPSR4_5 F_(TSN0_AVTP_MATCH, IP0SR4_23_20)
187#define GPSR4_4 F_(TSN0_LINK, IP0SR4_19_16)
188#define GPSR4_3 F_(TSN0_PHY_INT, IP0SR4_15_12)
189#define GPSR4_2 F_(TSN0_AVTP_PPS1, IP0SR4_11_8)
190#define GPSR4_1 F_(TSN0_MDC, IP0SR4_7_4)
191#define GPSR4_0 F_(TSN0_MDIO, IP0SR4_3_0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100192
193/* GPSR 5 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200194#define GPSR5_20 F_(AVB2_RX_CTL, IP2SR5_19_16)
195#define GPSR5_19 F_(AVB2_TX_CTL, IP2SR5_15_12)
196#define GPSR5_18 F_(AVB2_RXC, IP2SR5_11_8)
197#define GPSR5_17 F_(AVB2_RD0, IP2SR5_7_4)
198#define GPSR5_16 F_(AVB2_TXC, IP2SR5_3_0)
199#define GPSR5_15 F_(AVB2_TD0, IP1SR5_31_28)
200#define GPSR5_14 F_(AVB2_RD1, IP1SR5_27_24)
201#define GPSR5_13 F_(AVB2_RD2, IP1SR5_23_20)
202#define GPSR5_12 F_(AVB2_TD1, IP1SR5_19_16)
203#define GPSR5_11 F_(AVB2_TD2, IP1SR5_15_12)
204#define GPSR5_10 F_(AVB2_MDIO, IP1SR5_11_8)
205#define GPSR5_9 F_(AVB2_RD3, IP1SR5_7_4)
206#define GPSR5_8 F_(AVB2_TD3, IP1SR5_3_0)
207#define GPSR5_7 F_(AVB2_TXCREFCLK, IP0SR5_31_28)
208#define GPSR5_6 F_(AVB2_MDC, IP0SR5_27_24)
209#define GPSR5_5 F_(AVB2_MAGIC, IP0SR5_23_20)
210#define GPSR5_4 F_(AVB2_PHY_INT, IP0SR5_19_16)
211#define GPSR5_3 F_(AVB2_LINK, IP0SR5_15_12)
212#define GPSR5_2 F_(AVB2_AVTP_MATCH, IP0SR5_11_8)
213#define GPSR5_1 F_(AVB2_AVTP_CAPTURE, IP0SR5_7_4)
214#define GPSR5_0 F_(AVB2_AVTP_PPS, IP0SR5_3_0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100215
216/* GPSR 6 */
217#define GPSR6_20 F_(AVB1_TXCREFCLK, IP2SR6_19_16)
218#define GPSR6_19 F_(AVB1_RD3, IP2SR6_15_12)
219#define GPSR6_18 F_(AVB1_TD3, IP2SR6_11_8)
220#define GPSR6_17 F_(AVB1_RD2, IP2SR6_7_4)
221#define GPSR6_16 F_(AVB1_TD2, IP2SR6_3_0)
222#define GPSR6_15 F_(AVB1_RD0, IP1SR6_31_28)
223#define GPSR6_14 F_(AVB1_RD1, IP1SR6_27_24)
224#define GPSR6_13 F_(AVB1_TD0, IP1SR6_23_20)
225#define GPSR6_12 F_(AVB1_TD1, IP1SR6_19_16)
226#define GPSR6_11 F_(AVB1_AVTP_CAPTURE, IP1SR6_15_12)
227#define GPSR6_10 F_(AVB1_AVTP_PPS, IP1SR6_11_8)
228#define GPSR6_9 F_(AVB1_RX_CTL, IP1SR6_7_4)
229#define GPSR6_8 F_(AVB1_RXC, IP1SR6_3_0)
230#define GPSR6_7 F_(AVB1_TX_CTL, IP0SR6_31_28)
231#define GPSR6_6 F_(AVB1_TXC, IP0SR6_27_24)
232#define GPSR6_5 F_(AVB1_AVTP_MATCH, IP0SR6_23_20)
233#define GPSR6_4 F_(AVB1_LINK, IP0SR6_19_16)
234#define GPSR6_3 F_(AVB1_PHY_INT, IP0SR6_15_12)
235#define GPSR6_2 F_(AVB1_MDC, IP0SR6_11_8)
236#define GPSR6_1 F_(AVB1_MAGIC, IP0SR6_7_4)
237#define GPSR6_0 F_(AVB1_MDIO, IP0SR6_3_0)
238
239/* GPSR7 */
240#define GPSR7_20 F_(AVB0_RX_CTL, IP2SR7_19_16)
241#define GPSR7_19 F_(AVB0_RXC, IP2SR7_15_12)
242#define GPSR7_18 F_(AVB0_RD0, IP2SR7_11_8)
243#define GPSR7_17 F_(AVB0_RD1, IP2SR7_7_4)
244#define GPSR7_16 F_(AVB0_TX_CTL, IP2SR7_3_0)
245#define GPSR7_15 F_(AVB0_TXC, IP1SR7_31_28)
246#define GPSR7_14 F_(AVB0_MDIO, IP1SR7_27_24)
247#define GPSR7_13 F_(AVB0_MDC, IP1SR7_23_20)
248#define GPSR7_12 F_(AVB0_RD2, IP1SR7_19_16)
249#define GPSR7_11 F_(AVB0_TD0, IP1SR7_15_12)
250#define GPSR7_10 F_(AVB0_MAGIC, IP1SR7_11_8)
251#define GPSR7_9 F_(AVB0_TXCREFCLK, IP1SR7_7_4)
252#define GPSR7_8 F_(AVB0_RD3, IP1SR7_3_0)
253#define GPSR7_7 F_(AVB0_TD1, IP0SR7_31_28)
254#define GPSR7_6 F_(AVB0_TD2, IP0SR7_27_24)
255#define GPSR7_5 F_(AVB0_PHY_INT, IP0SR7_23_20)
256#define GPSR7_4 F_(AVB0_LINK, IP0SR7_19_16)
257#define GPSR7_3 F_(AVB0_TD3, IP0SR7_15_12)
258#define GPSR7_2 F_(AVB0_AVTP_MATCH, IP0SR7_11_8)
259#define GPSR7_1 F_(AVB0_AVTP_CAPTURE, IP0SR7_7_4)
260#define GPSR7_0 F_(AVB0_AVTP_PPS, IP0SR7_3_0)
261
262/* GPSR8 */
263#define GPSR8_13 F_(GP8_13, IP1SR8_23_20)
264#define GPSR8_12 F_(GP8_12, IP1SR8_19_16)
265#define GPSR8_11 F_(SDA5, IP1SR8_15_12)
266#define GPSR8_10 F_(SCL5, IP1SR8_11_8)
267#define GPSR8_9 F_(SDA4, IP1SR8_7_4)
268#define GPSR8_8 F_(SCL4, IP1SR8_3_0)
269#define GPSR8_7 F_(SDA3, IP0SR8_31_28)
270#define GPSR8_6 F_(SCL3, IP0SR8_27_24)
271#define GPSR8_5 F_(SDA2, IP0SR8_23_20)
272#define GPSR8_4 F_(SCL2, IP0SR8_19_16)
273#define GPSR8_3 F_(SDA1, IP0SR8_15_12)
274#define GPSR8_2 F_(SCL1, IP0SR8_11_8)
275#define GPSR8_1 F_(SDA0, IP0SR8_7_4)
276#define GPSR8_0 F_(SCL0, IP0SR8_3_0)
277
278/* SR0 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200279/* IP0SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200280#define IP0SR0_3_0 F_(0, 0) FM(ERROROUTC_N_B) FM(TCLK2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200281#define IP0SR0_7_4 F_(0, 0) FM(MSIOF3_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282#define IP0SR0_11_8 F_(0, 0) FM(MSIOF3_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200283#define IP0SR0_15_12 FM(IRQ3_A) FM(MSIOF3_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284#define IP0SR0_19_16 FM(IRQ2_A) FM(MSIOF3_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285#define IP0SR0_23_20 FM(IRQ1_A) FM(MSIOF3_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286#define IP0SR0_27_24 FM(IRQ0_A) FM(MSIOF3_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200287#define IP0SR0_31_28 FM(MSIOF5_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100288
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200289/* IP1SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
290#define IP1SR0_3_0 FM(MSIOF5_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291#define IP1SR0_7_4 FM(MSIOF5_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292#define IP1SR0_11_8 FM(MSIOF5_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293#define IP1SR0_15_12 FM(MSIOF5_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294#define IP1SR0_19_16 FM(MSIOF5_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200295#define IP1SR0_23_20 FM(MSIOF2_SS2) FM(TCLK1_A) FM(IRQ2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296#define IP1SR0_27_24 FM(MSIOF2_SS1) FM(HTX1_A) FM(TX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297#define IP1SR0_31_28 FM(MSIOF2_SYNC) FM(HRX1_A) FM(RX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100298
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200299/* IP2SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200300#define IP2SR0_3_0 FM(MSIOF2_TXD) FM(HCTS1_N_A) FM(CTS1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301#define IP2SR0_7_4 FM(MSIOF2_SCK) FM(HRTS1_N_A) FM(RTS1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302#define IP2SR0_11_8 FM(MSIOF2_RXD) FM(HSCK1_A) FM(SCK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100303
304/* SR1 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200305/* IP0SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200306#define IP0SR1_3_0 FM(MSIOF1_SS2) FM(HTX3_B) FM(TX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307#define IP0SR1_7_4 FM(MSIOF1_SS1) FM(HCTS3_N_B) FM(RX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308#define IP0SR1_11_8 FM(MSIOF1_SYNC) FM(HRTS3_N_B) FM(RTS3_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309#define IP0SR1_15_12 FM(MSIOF1_SCK) FM(HSCK3_B) FM(CTS3_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310#define IP0SR1_19_16 FM(MSIOF1_TXD) FM(HRX3_B) FM(SCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200311#define IP0SR1_23_20 FM(MSIOF1_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200312#define IP0SR1_27_24 FM(MSIOF0_SS2) FM(HTX1_B) FM(TX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313#define IP0SR1_31_28 FM(MSIOF0_SS1) FM(HRX1_B) FM(RX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100314
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200315/* IP1SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200316#define IP1SR1_3_0 FM(MSIOF0_SYNC) FM(HCTS1_N_B) FM(CTS1_N_B) FM(CANFD5_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317#define IP1SR1_7_4 FM(MSIOF0_TXD) FM(HRTS1_N_B) FM(RTS1_N_B) FM(CANFD5_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
318#define IP1SR1_11_8 FM(MSIOF0_SCK) FM(HSCK1_B) FM(SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200319#define IP1SR1_15_12 FM(MSIOF0_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320#define IP1SR1_19_16 FM(HTX0) FM(TX0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200321#define IP1SR1_23_20 FM(HCTS0_N) FM(CTS0_N) FM(PWM8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322#define IP1SR1_27_24 FM(HRTS0_N) FM(RTS0_N) FM(PWM9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323#define IP1SR1_31_28 FM(HSCK0) FM(SCK0) FM(PWM0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100324
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200325/* IP2SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
326#define IP2SR1_3_0 FM(HRX0) FM(RX0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327#define IP2SR1_7_4 FM(SCIF_CLK) FM(IRQ4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200328#define IP2SR1_11_8 FM(SSI_SCK) FM(TCLK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329#define IP2SR1_15_12 FM(SSI_WS) FM(TCLK4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330#define IP2SR1_19_16 FM(SSI_SD) FM(IRQ0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331#define IP2SR1_23_20 FM(AUDIO_CLKOUT) FM(IRQ1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200332#define IP2SR1_27_24 FM(AUDIO_CLKIN) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200333#define IP2SR1_31_28 F_(0, 0) FM(TCLK2_A) FM(MSIOF4_SS1) FM(IRQ3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100334
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200335/* IP3SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200336#define IP3SR1_3_0 FM(HRX3_A) FM(SCK3_A) FM(MSIOF4_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337#define IP3SR1_7_4 FM(HSCK3_A) FM(CTS3_N_A) FM(MSIOF4_SCK) FM(TPU0TO0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338#define IP3SR1_11_8 FM(HRTS3_N_A) FM(RTS3_N_A) FM(MSIOF4_TXD) FM(TPU0TO1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339#define IP3SR1_15_12 FM(HCTS3_N_A) FM(RX3_A) FM(MSIOF4_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340#define IP3SR1_19_16 FM(HTX3_A) FM(TX3_A) FM(MSIOF4_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100341
342/* SR2 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200343/* IP0SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200344#define IP0SR2_3_0 FM(FXR_TXDA) FM(CANFD1_TX) FM(TPU0TO2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
345#define IP0SR2_7_4 FM(FXR_TXENA_N_A) FM(CANFD1_RX) FM(TPU0TO3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346#define IP0SR2_11_8 FM(RXDA_EXTFXR) FM(CANFD5_TX_A) FM(IRQ5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347#define IP0SR2_15_12 FM(CLK_EXTFXR) FM(CANFD5_RX_A) FM(IRQ4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200348#define IP0SR2_19_16 FM(RXDB_EXTFXR) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200349#define IP0SR2_23_20 FM(FXR_TXENB_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200350#define IP0SR2_27_24 FM(FXR_TXDB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200351#define IP0SR2_31_28 FM(TPU0TO1_A) FM(CANFD6_TX) F_(0, 0) FM(TCLK2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100352
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200353/* IP1SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200354#define IP1SR2_3_0 FM(TPU0TO0_A) FM(CANFD6_RX) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
355#define IP1SR2_7_4 FM(CAN_CLK) FM(FXR_TXENA_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
356#define IP1SR2_11_8 FM(CANFD0_TX) FM(FXR_TXENB_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200357#define IP1SR2_15_12 FM(CANFD0_RX) FM(STPWT_EXTFXR) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200358#define IP1SR2_19_16 FM(CANFD2_TX) FM(TPU0TO2_A) F_(0, 0) FM(TCLK3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
359#define IP1SR2_23_20 FM(CANFD2_RX) FM(TPU0TO3_A) FM(PWM1_B) FM(TCLK4_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
360#define IP1SR2_27_24 FM(CANFD3_TX) F_(0, 0) FM(PWM2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200361#define IP1SR2_31_28 FM(CANFD3_RX) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100362
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200363/* IP2SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
364#define IP2SR2_3_0 FM(CANFD4_TX) F_(0, 0) FM(PWM4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
365#define IP2SR2_7_4 FM(CANFD4_RX) F_(0, 0) FM(PWM5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
366#define IP2SR2_11_8 FM(CANFD7_TX) F_(0, 0) FM(PWM6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
367#define IP2SR2_15_12 FM(CANFD7_RX) F_(0, 0) FM(PWM7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100368
369/* SR3 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200370/* IP0SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
371#define IP0SR3_3_0 FM(MMC_SD_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
372#define IP0SR3_7_4 FM(MMC_SD_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
373#define IP0SR3_11_8 FM(MMC_SD_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
374#define IP0SR3_15_12 FM(MMC_SD_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
375#define IP0SR3_19_16 FM(MMC_DS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
376#define IP0SR3_23_20 FM(MMC_SD_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
377#define IP0SR3_27_24 FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
378#define IP0SR3_31_28 FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
379
380/* IP1SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
381#define IP1SR3_3_0 FM(MMC_D7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
382#define IP1SR3_7_4 FM(MMC_D6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
383#define IP1SR3_11_8 FM(MMC_SD_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
384#define IP1SR3_15_12 FM(SD_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
385#define IP1SR3_19_16 FM(SD_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200386#define IP1SR3_23_20 FM(IPC_CLKIN) FM(IPC_CLKEN_IN) FM(PWM1_A) FM(TCLK3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
387#define IP1SR3_27_24 FM(IPC_CLKOUT) FM(IPC_CLKEN_OUT) FM(ERROROUTC_N_A) FM(TCLK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200388#define IP1SR3_31_28 FM(QSPI0_SSL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
389
390/* IP2SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
391#define IP2SR3_3_0 FM(QSPI0_IO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
392#define IP2SR3_7_4 FM(QSPI0_IO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
393#define IP2SR3_11_8 FM(QSPI0_MISO_IO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
394#define IP2SR3_15_12 FM(QSPI0_MOSI_IO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
395#define IP2SR3_19_16 FM(QSPI0_SPCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
396#define IP2SR3_23_20 FM(QSPI1_MOSI_IO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
397#define IP2SR3_27_24 FM(QSPI1_SPCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
398#define IP2SR3_31_28 FM(QSPI1_MISO_IO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100399
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200400/* IP3SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
401#define IP3SR3_3_0 FM(QSPI1_IO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
402#define IP3SR3_7_4 FM(QSPI1_SSL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
403#define IP3SR3_11_8 FM(QSPI1_IO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
404#define IP3SR3_15_12 FM(RPC_RESET_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
405#define IP3SR3_19_16 FM(RPC_WP_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
406#define IP3SR3_23_20 FM(RPC_INT_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100407
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200408/* SR4 */
409/* IP0SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
410#define IP0SR4_3_0 FM(TSN0_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
411#define IP0SR4_7_4 FM(TSN0_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
412#define IP0SR4_11_8 FM(TSN0_AVTP_PPS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
413#define IP0SR4_15_12 FM(TSN0_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
414#define IP0SR4_19_16 FM(TSN0_LINK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
415#define IP0SR4_23_20 FM(TSN0_AVTP_MATCH) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
416#define IP0SR4_27_24 FM(TSN0_AVTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
417#define IP0SR4_31_28 FM(TSN0_RX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100418
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200419/* IP1SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
420#define IP1SR4_3_0 FM(TSN0_AVTP_PPS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
421#define IP1SR4_7_4 FM(TSN0_TX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
422#define IP1SR4_11_8 FM(TSN0_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
423#define IP1SR4_15_12 FM(TSN0_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
424#define IP1SR4_19_16 FM(TSN0_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
425#define IP1SR4_23_20 FM(TSN0_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
426#define IP1SR4_27_24 FM(TSN0_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
427#define IP1SR4_31_28 FM(TSN0_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
428
429/* IP2SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
430#define IP2SR4_3_0 FM(TSN0_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
431#define IP2SR4_7_4 FM(TSN0_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
432#define IP2SR4_11_8 FM(TSN0_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
433#define IP2SR4_15_12 FM(TSN0_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
434#define IP2SR4_19_16 FM(TSN0_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
435#define IP2SR4_23_20 FM(PCIE0_CLKREQ_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
436#define IP2SR4_27_24 FM(PCIE1_CLKREQ_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
437#define IP2SR4_31_28 FM(AVS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
438
439/* IP3SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
440#define IP3SR4_3_0 FM(AVS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
441
442/* SR5 */
443/* IP0SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
444#define IP0SR5_3_0 FM(AVB2_AVTP_PPS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
445#define IP0SR5_7_4 FM(AVB2_AVTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
446#define IP0SR5_11_8 FM(AVB2_AVTP_MATCH) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
447#define IP0SR5_15_12 FM(AVB2_LINK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
448#define IP0SR5_19_16 FM(AVB2_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
449#define IP0SR5_23_20 FM(AVB2_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
450#define IP0SR5_27_24 FM(AVB2_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
451#define IP0SR5_31_28 FM(AVB2_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
452
453/* IP1SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
454#define IP1SR5_3_0 FM(AVB2_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
455#define IP1SR5_7_4 FM(AVB2_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
456#define IP1SR5_11_8 FM(AVB2_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
457#define IP1SR5_15_12 FM(AVB2_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
458#define IP1SR5_19_16 FM(AVB2_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
459#define IP1SR5_23_20 FM(AVB2_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
460#define IP1SR5_27_24 FM(AVB2_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
461#define IP1SR5_31_28 FM(AVB2_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
462
463/* IP2SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
464#define IP2SR5_3_0 FM(AVB2_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
465#define IP2SR5_7_4 FM(AVB2_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
466#define IP2SR5_11_8 FM(AVB2_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
467#define IP2SR5_15_12 FM(AVB2_TX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
468#define IP2SR5_19_16 FM(AVB2_RX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100469
470/* SR6 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200471/* IP0SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
472#define IP0SR6_3_0 FM(AVB1_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
473#define IP0SR6_7_4 FM(AVB1_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
474#define IP0SR6_11_8 FM(AVB1_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
475#define IP0SR6_15_12 FM(AVB1_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
476#define IP0SR6_19_16 FM(AVB1_LINK) FM(AVB1_MII_TX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
477#define IP0SR6_23_20 FM(AVB1_AVTP_MATCH) FM(AVB1_MII_RX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
478#define IP0SR6_27_24 FM(AVB1_TXC) FM(AVB1_MII_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
479#define IP0SR6_31_28 FM(AVB1_TX_CTL) FM(AVB1_MII_TX_EN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100480
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200481/* IP1SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
482#define IP1SR6_3_0 FM(AVB1_RXC) FM(AVB1_MII_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
483#define IP1SR6_7_4 FM(AVB1_RX_CTL) FM(AVB1_MII_RX_DV) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
484#define IP1SR6_11_8 FM(AVB1_AVTP_PPS) FM(AVB1_MII_COL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
485#define IP1SR6_15_12 FM(AVB1_AVTP_CAPTURE) FM(AVB1_MII_CRS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
486#define IP1SR6_19_16 FM(AVB1_TD1) FM(AVB1_MII_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
487#define IP1SR6_23_20 FM(AVB1_TD0) FM(AVB1_MII_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
488#define IP1SR6_27_24 FM(AVB1_RD1) FM(AVB1_MII_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
489#define IP1SR6_31_28 FM(AVB1_RD0) FM(AVB1_MII_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100490
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200491/* IP2SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
492#define IP2SR6_3_0 FM(AVB1_TD2) FM(AVB1_MII_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
493#define IP2SR6_7_4 FM(AVB1_RD2) FM(AVB1_MII_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
494#define IP2SR6_11_8 FM(AVB1_TD3) FM(AVB1_MII_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
495#define IP2SR6_15_12 FM(AVB1_RD3) FM(AVB1_MII_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
496#define IP2SR6_19_16 FM(AVB1_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100497
498/* SR7 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200499/* IP0SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
500#define IP0SR7_3_0 FM(AVB0_AVTP_PPS) FM(AVB0_MII_COL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
501#define IP0SR7_7_4 FM(AVB0_AVTP_CAPTURE) FM(AVB0_MII_CRS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
502#define IP0SR7_11_8 FM(AVB0_AVTP_MATCH) FM(AVB0_MII_RX_ER) FM(CC5_OSCOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
503#define IP0SR7_15_12 FM(AVB0_TD3) FM(AVB0_MII_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
504#define IP0SR7_19_16 FM(AVB0_LINK) FM(AVB0_MII_TX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
505#define IP0SR7_23_20 FM(AVB0_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
506#define IP0SR7_27_24 FM(AVB0_TD2) FM(AVB0_MII_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
507#define IP0SR7_31_28 FM(AVB0_TD1) FM(AVB0_MII_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100508
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200509/* IP1SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
510#define IP1SR7_3_0 FM(AVB0_RD3) FM(AVB0_MII_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
511#define IP1SR7_7_4 FM(AVB0_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
512#define IP1SR7_11_8 FM(AVB0_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
513#define IP1SR7_15_12 FM(AVB0_TD0) FM(AVB0_MII_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
514#define IP1SR7_19_16 FM(AVB0_RD2) FM(AVB0_MII_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
515#define IP1SR7_23_20 FM(AVB0_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
516#define IP1SR7_27_24 FM(AVB0_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
517#define IP1SR7_31_28 FM(AVB0_TXC) FM(AVB0_MII_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100518
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200519/* IP2SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
520#define IP2SR7_3_0 FM(AVB0_TX_CTL) FM(AVB0_MII_TX_EN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
521#define IP2SR7_7_4 FM(AVB0_RD1) FM(AVB0_MII_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
522#define IP2SR7_11_8 FM(AVB0_RD0) FM(AVB0_MII_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
523#define IP2SR7_15_12 FM(AVB0_RXC) FM(AVB0_MII_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
524#define IP2SR7_19_16 FM(AVB0_RX_CTL) FM(AVB0_MII_RX_DV) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100525
526/* SR8 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200527/* IP0SR8 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
528#define IP0SR8_3_0 FM(SCL0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
529#define IP0SR8_7_4 FM(SDA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
530#define IP0SR8_11_8 FM(SCL1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
531#define IP0SR8_15_12 FM(SDA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
532#define IP0SR8_19_16 FM(SCL2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
533#define IP0SR8_23_20 FM(SDA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
534#define IP0SR8_27_24 FM(SCL3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
535#define IP0SR8_31_28 FM(SDA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100536
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200537/* IP1SR8 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
538#define IP1SR8_3_0 FM(SCL4) FM(HRX2) FM(SCK4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
539#define IP1SR8_7_4 FM(SDA4) FM(HTX2) FM(CTS4_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
540#define IP1SR8_11_8 FM(SCL5) FM(HRTS2_N) FM(RTS4_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
541#define IP1SR8_15_12 FM(SDA5) FM(SCIF_CLK2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
542#define IP1SR8_19_16 F_(0, 0) FM(HCTS2_N) FM(TX4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
543#define IP1SR8_23_20 F_(0, 0) FM(HSCK2) FM(RX4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100544
545#define PINMUX_GPSR \
546 GPSR3_29 \
547 GPSR1_28 GPSR3_28 \
548 GPSR1_27 GPSR3_27 \
549 GPSR1_26 GPSR3_26 \
550 GPSR1_25 GPSR3_25 \
551 GPSR1_24 GPSR3_24 GPSR4_24 \
552 GPSR1_23 GPSR3_23 GPSR4_23 \
553 GPSR1_22 GPSR3_22 GPSR4_22 \
554 GPSR1_21 GPSR3_21 GPSR4_21 \
555 GPSR1_20 GPSR3_20 GPSR4_20 GPSR5_20 GPSR6_20 GPSR7_20 \
556 GPSR1_19 GPSR2_19 GPSR3_19 GPSR4_19 GPSR5_19 GPSR6_19 GPSR7_19 \
557GPSR0_18 GPSR1_18 GPSR2_18 GPSR3_18 GPSR4_18 GPSR5_18 GPSR6_18 GPSR7_18 \
558GPSR0_17 GPSR1_17 GPSR2_17 GPSR3_17 GPSR4_17 GPSR5_17 GPSR6_17 GPSR7_17 \
559GPSR0_16 GPSR1_16 GPSR2_16 GPSR3_16 GPSR4_16 GPSR5_16 GPSR6_16 GPSR7_16 \
560GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 GPSR7_15 \
561GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 GPSR7_14 \
562GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 GPSR7_13 GPSR8_13 \
563GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 GPSR7_12 GPSR8_12 \
564GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 GPSR7_11 GPSR8_11 \
565GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 GPSR7_10 GPSR8_10 \
566GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 GPSR7_9 GPSR8_9 \
567GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 GPSR7_8 GPSR8_8 \
568GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 GPSR7_7 GPSR8_7 \
569GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 GPSR7_6 GPSR8_6 \
570GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 GPSR7_5 GPSR8_5 \
571GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 GPSR7_4 GPSR8_4 \
572GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 GPSR8_3 \
573GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 GPSR8_2 \
574GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 GPSR8_1 \
575GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0 GPSR8_0
576
577#define PINMUX_IPSR \
578\
579FM(IP0SR0_3_0) IP0SR0_3_0 FM(IP1SR0_3_0) IP1SR0_3_0 FM(IP2SR0_3_0) IP2SR0_3_0 \
580FM(IP0SR0_7_4) IP0SR0_7_4 FM(IP1SR0_7_4) IP1SR0_7_4 FM(IP2SR0_7_4) IP2SR0_7_4 \
581FM(IP0SR0_11_8) IP0SR0_11_8 FM(IP1SR0_11_8) IP1SR0_11_8 FM(IP2SR0_11_8) IP2SR0_11_8 \
582FM(IP0SR0_15_12) IP0SR0_15_12 FM(IP1SR0_15_12) IP1SR0_15_12 \
583FM(IP0SR0_19_16) IP0SR0_19_16 FM(IP1SR0_19_16) IP1SR0_19_16 \
584FM(IP0SR0_23_20) IP0SR0_23_20 FM(IP1SR0_23_20) IP1SR0_23_20 \
585FM(IP0SR0_27_24) IP0SR0_27_24 FM(IP1SR0_27_24) IP1SR0_27_24 \
586FM(IP0SR0_31_28) IP0SR0_31_28 FM(IP1SR0_31_28) IP1SR0_31_28 \
587\
588FM(IP0SR1_3_0) IP0SR1_3_0 FM(IP1SR1_3_0) IP1SR1_3_0 FM(IP2SR1_3_0) IP2SR1_3_0 FM(IP3SR1_3_0) IP3SR1_3_0 \
589FM(IP0SR1_7_4) IP0SR1_7_4 FM(IP1SR1_7_4) IP1SR1_7_4 FM(IP2SR1_7_4) IP2SR1_7_4 FM(IP3SR1_7_4) IP3SR1_7_4 \
590FM(IP0SR1_11_8) IP0SR1_11_8 FM(IP1SR1_11_8) IP1SR1_11_8 FM(IP2SR1_11_8) IP2SR1_11_8 FM(IP3SR1_11_8) IP3SR1_11_8 \
591FM(IP0SR1_15_12) IP0SR1_15_12 FM(IP1SR1_15_12) IP1SR1_15_12 FM(IP2SR1_15_12) IP2SR1_15_12 FM(IP3SR1_15_12) IP3SR1_15_12 \
592FM(IP0SR1_19_16) IP0SR1_19_16 FM(IP1SR1_19_16) IP1SR1_19_16 FM(IP2SR1_19_16) IP2SR1_19_16 FM(IP3SR1_19_16) IP3SR1_19_16 \
593FM(IP0SR1_23_20) IP0SR1_23_20 FM(IP1SR1_23_20) IP1SR1_23_20 FM(IP2SR1_23_20) IP2SR1_23_20 \
594FM(IP0SR1_27_24) IP0SR1_27_24 FM(IP1SR1_27_24) IP1SR1_27_24 FM(IP2SR1_27_24) IP2SR1_27_24 \
595FM(IP0SR1_31_28) IP0SR1_31_28 FM(IP1SR1_31_28) IP1SR1_31_28 FM(IP2SR1_31_28) IP2SR1_31_28 \
596\
597FM(IP0SR2_3_0) IP0SR2_3_0 FM(IP1SR2_3_0) IP1SR2_3_0 FM(IP2SR2_3_0) IP2SR2_3_0 \
598FM(IP0SR2_7_4) IP0SR2_7_4 FM(IP1SR2_7_4) IP1SR2_7_4 FM(IP2SR2_7_4) IP2SR2_7_4 \
599FM(IP0SR2_11_8) IP0SR2_11_8 FM(IP1SR2_11_8) IP1SR2_11_8 FM(IP2SR2_11_8) IP2SR2_11_8 \
600FM(IP0SR2_15_12) IP0SR2_15_12 FM(IP1SR2_15_12) IP1SR2_15_12 FM(IP2SR2_15_12) IP2SR2_15_12 \
601FM(IP0SR2_19_16) IP0SR2_19_16 FM(IP1SR2_19_16) IP1SR2_19_16 \
602FM(IP0SR2_23_20) IP0SR2_23_20 FM(IP1SR2_23_20) IP1SR2_23_20 \
603FM(IP0SR2_27_24) IP0SR2_27_24 FM(IP1SR2_27_24) IP1SR2_27_24 \
604FM(IP0SR2_31_28) IP0SR2_31_28 FM(IP1SR2_31_28) IP1SR2_31_28 \
605\
606FM(IP0SR3_3_0) IP0SR3_3_0 FM(IP1SR3_3_0) IP1SR3_3_0 FM(IP2SR3_3_0) IP2SR3_3_0 FM(IP3SR3_3_0) IP3SR3_3_0 \
607FM(IP0SR3_7_4) IP0SR3_7_4 FM(IP1SR3_7_4) IP1SR3_7_4 FM(IP2SR3_7_4) IP2SR3_7_4 FM(IP3SR3_7_4) IP3SR3_7_4 \
608FM(IP0SR3_11_8) IP0SR3_11_8 FM(IP1SR3_11_8) IP1SR3_11_8 FM(IP2SR3_11_8) IP2SR3_11_8 FM(IP3SR3_11_8) IP3SR3_11_8 \
609FM(IP0SR3_15_12) IP0SR3_15_12 FM(IP1SR3_15_12) IP1SR3_15_12 FM(IP2SR3_15_12) IP2SR3_15_12 FM(IP3SR3_15_12) IP3SR3_15_12 \
610FM(IP0SR3_19_16) IP0SR3_19_16 FM(IP1SR3_19_16) IP1SR3_19_16 FM(IP2SR3_19_16) IP2SR3_19_16 FM(IP3SR3_19_16) IP3SR3_19_16 \
611FM(IP0SR3_23_20) IP0SR3_23_20 FM(IP1SR3_23_20) IP1SR3_23_20 FM(IP2SR3_23_20) IP2SR3_23_20 FM(IP3SR3_23_20) IP3SR3_23_20 \
612FM(IP0SR3_27_24) IP0SR3_27_24 FM(IP1SR3_27_24) IP1SR3_27_24 FM(IP2SR3_27_24) IP2SR3_27_24 \
613FM(IP0SR3_31_28) IP0SR3_31_28 FM(IP1SR3_31_28) IP1SR3_31_28 FM(IP2SR3_31_28) IP2SR3_31_28 \
614\
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200615FM(IP0SR4_3_0) IP0SR4_3_0 FM(IP1SR4_3_0) IP1SR4_3_0 FM(IP2SR4_3_0) IP2SR4_3_0 FM(IP3SR4_3_0) IP3SR4_3_0 \
616FM(IP0SR4_7_4) IP0SR4_7_4 FM(IP1SR4_7_4) IP1SR4_7_4 FM(IP2SR4_7_4) IP2SR4_7_4 \
617FM(IP0SR4_11_8) IP0SR4_11_8 FM(IP1SR4_11_8) IP1SR4_11_8 FM(IP2SR4_11_8) IP2SR4_11_8 \
618FM(IP0SR4_15_12) IP0SR4_15_12 FM(IP1SR4_15_12) IP1SR4_15_12 FM(IP2SR4_15_12) IP2SR4_15_12 \
619FM(IP0SR4_19_16) IP0SR4_19_16 FM(IP1SR4_19_16) IP1SR4_19_16 FM(IP2SR4_19_16) IP2SR4_19_16 \
620FM(IP0SR4_23_20) IP0SR4_23_20 FM(IP1SR4_23_20) IP1SR4_23_20 FM(IP2SR4_23_20) IP2SR4_23_20 \
621FM(IP0SR4_27_24) IP0SR4_27_24 FM(IP1SR4_27_24) IP1SR4_27_24 FM(IP2SR4_27_24) IP2SR4_27_24 \
622FM(IP0SR4_31_28) IP0SR4_31_28 FM(IP1SR4_31_28) IP1SR4_31_28 FM(IP2SR4_31_28) IP2SR4_31_28 \
623\
624FM(IP0SR5_3_0) IP0SR5_3_0 FM(IP1SR5_3_0) IP1SR5_3_0 FM(IP2SR5_3_0) IP2SR5_3_0 \
625FM(IP0SR5_7_4) IP0SR5_7_4 FM(IP1SR5_7_4) IP1SR5_7_4 FM(IP2SR5_7_4) IP2SR5_7_4 \
626FM(IP0SR5_11_8) IP0SR5_11_8 FM(IP1SR5_11_8) IP1SR5_11_8 FM(IP2SR5_11_8) IP2SR5_11_8 \
627FM(IP0SR5_15_12) IP0SR5_15_12 FM(IP1SR5_15_12) IP1SR5_15_12 FM(IP2SR5_15_12) IP2SR5_15_12 \
628FM(IP0SR5_19_16) IP0SR5_19_16 FM(IP1SR5_19_16) IP1SR5_19_16 FM(IP2SR5_19_16) IP2SR5_19_16 \
629FM(IP0SR5_23_20) IP0SR5_23_20 FM(IP1SR5_23_20) IP1SR5_23_20 \
630FM(IP0SR5_27_24) IP0SR5_27_24 FM(IP1SR5_27_24) IP1SR5_27_24 \
631FM(IP0SR5_31_28) IP0SR5_31_28 FM(IP1SR5_31_28) IP1SR5_31_28 \
632\
Hai Pham9a8aaa32023-02-28 22:37:03 +0100633FM(IP0SR6_3_0) IP0SR6_3_0 FM(IP1SR6_3_0) IP1SR6_3_0 FM(IP2SR6_3_0) IP2SR6_3_0 \
634FM(IP0SR6_7_4) IP0SR6_7_4 FM(IP1SR6_7_4) IP1SR6_7_4 FM(IP2SR6_7_4) IP2SR6_7_4 \
635FM(IP0SR6_11_8) IP0SR6_11_8 FM(IP1SR6_11_8) IP1SR6_11_8 FM(IP2SR6_11_8) IP2SR6_11_8 \
636FM(IP0SR6_15_12) IP0SR6_15_12 FM(IP1SR6_15_12) IP1SR6_15_12 FM(IP2SR6_15_12) IP2SR6_15_12 \
637FM(IP0SR6_19_16) IP0SR6_19_16 FM(IP1SR6_19_16) IP1SR6_19_16 FM(IP2SR6_19_16) IP2SR6_19_16 \
638FM(IP0SR6_23_20) IP0SR6_23_20 FM(IP1SR6_23_20) IP1SR6_23_20 \
639FM(IP0SR6_27_24) IP0SR6_27_24 FM(IP1SR6_27_24) IP1SR6_27_24 \
640FM(IP0SR6_31_28) IP0SR6_31_28 FM(IP1SR6_31_28) IP1SR6_31_28 \
641\
642FM(IP0SR7_3_0) IP0SR7_3_0 FM(IP1SR7_3_0) IP1SR7_3_0 FM(IP2SR7_3_0) IP2SR7_3_0 \
643FM(IP0SR7_7_4) IP0SR7_7_4 FM(IP1SR7_7_4) IP1SR7_7_4 FM(IP2SR7_7_4) IP2SR7_7_4 \
644FM(IP0SR7_11_8) IP0SR7_11_8 FM(IP1SR7_11_8) IP1SR7_11_8 FM(IP2SR7_11_8) IP2SR7_11_8 \
645FM(IP0SR7_15_12) IP0SR7_15_12 FM(IP1SR7_15_12) IP1SR7_15_12 FM(IP2SR7_15_12) IP2SR7_15_12 \
646FM(IP0SR7_19_16) IP0SR7_19_16 FM(IP1SR7_19_16) IP1SR7_19_16 FM(IP2SR7_19_16) IP2SR7_19_16 \
647FM(IP0SR7_23_20) IP0SR7_23_20 FM(IP1SR7_23_20) IP1SR7_23_20 \
648FM(IP0SR7_27_24) IP0SR7_27_24 FM(IP1SR7_27_24) IP1SR7_27_24 \
649FM(IP0SR7_31_28) IP0SR7_31_28 FM(IP1SR7_31_28) IP1SR7_31_28 \
650\
651FM(IP0SR8_3_0) IP0SR8_3_0 FM(IP1SR8_3_0) IP1SR8_3_0 \
652FM(IP0SR8_7_4) IP0SR8_7_4 FM(IP1SR8_7_4) IP1SR8_7_4 \
653FM(IP0SR8_11_8) IP0SR8_11_8 FM(IP1SR8_11_8) IP1SR8_11_8 \
654FM(IP0SR8_15_12) IP0SR8_15_12 FM(IP1SR8_15_12) IP1SR8_15_12 \
655FM(IP0SR8_19_16) IP0SR8_19_16 FM(IP1SR8_19_16) IP1SR8_19_16 \
656FM(IP0SR8_23_20) IP0SR8_23_20 FM(IP1SR8_23_20) IP1SR8_23_20 \
657FM(IP0SR8_27_24) IP0SR8_27_24 \
658FM(IP0SR8_31_28) IP0SR8_31_28
659
Hai Pham9a8aaa32023-02-28 22:37:03 +0100660/* MOD_SEL8 */ /* 0 */ /* 1 */
661#define MOD_SEL8_11 FM(SEL_SDA5_0) FM(SEL_SDA5_1)
662#define MOD_SEL8_10 FM(SEL_SCL5_0) FM(SEL_SCL5_1)
663#define MOD_SEL8_9 FM(SEL_SDA4_0) FM(SEL_SDA4_1)
664#define MOD_SEL8_8 FM(SEL_SCL4_0) FM(SEL_SCL4_1)
665#define MOD_SEL8_7 FM(SEL_SDA3_0) FM(SEL_SDA3_1)
666#define MOD_SEL8_6 FM(SEL_SCL3_0) FM(SEL_SCL3_1)
667#define MOD_SEL8_5 FM(SEL_SDA2_0) FM(SEL_SDA2_1)
668#define MOD_SEL8_4 FM(SEL_SCL2_0) FM(SEL_SCL2_1)
669#define MOD_SEL8_3 FM(SEL_SDA1_0) FM(SEL_SDA1_1)
670#define MOD_SEL8_2 FM(SEL_SCL1_0) FM(SEL_SCL1_1)
671#define MOD_SEL8_1 FM(SEL_SDA0_0) FM(SEL_SDA0_1)
672#define MOD_SEL8_0 FM(SEL_SCL0_0) FM(SEL_SCL0_1)
673
674#define PINMUX_MOD_SELS \
675\
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200676MOD_SEL8_11 \
677MOD_SEL8_10 \
678MOD_SEL8_9 \
679MOD_SEL8_8 \
680MOD_SEL8_7 \
681MOD_SEL8_6 \
682MOD_SEL8_5 \
683MOD_SEL8_4 \
684MOD_SEL8_3 \
685MOD_SEL8_2 \
686MOD_SEL8_1 \
687MOD_SEL8_0
Hai Pham9a8aaa32023-02-28 22:37:03 +0100688
689enum {
690 PINMUX_RESERVED = 0,
691
692 PINMUX_DATA_BEGIN,
693 GP_ALL(DATA),
694 PINMUX_DATA_END,
695
696#define F_(x, y)
697#define FM(x) FN_##x,
698 PINMUX_FUNCTION_BEGIN,
699 GP_ALL(FN),
700 PINMUX_GPSR
701 PINMUX_IPSR
702 PINMUX_MOD_SELS
703 PINMUX_FUNCTION_END,
704#undef F_
705#undef FM
706
707#define F_(x, y)
708#define FM(x) x##_MARK,
709 PINMUX_MARK_BEGIN,
710 PINMUX_GPSR
711 PINMUX_IPSR
712 PINMUX_MOD_SELS
713 PINMUX_MARK_END,
714#undef F_
715#undef FM
716};
717
718static const u16 pinmux_data[] = {
719 PINMUX_DATA_GP_ALL(),
720
Hai Pham9a8aaa32023-02-28 22:37:03 +0100721 /* IP0SR0 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200722 PINMUX_IPSR_GPSR(IP0SR0_3_0, ERROROUTC_N_B),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200723 PINMUX_IPSR_GPSR(IP0SR0_3_0, TCLK2_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100724
725 PINMUX_IPSR_GPSR(IP0SR0_7_4, MSIOF3_SS1),
726
727 PINMUX_IPSR_GPSR(IP0SR0_11_8, MSIOF3_SS2),
728
Marek Vasut5d7061f2024-09-11 23:09:38 +0200729 PINMUX_IPSR_GPSR(IP0SR0_15_12, IRQ3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100730 PINMUX_IPSR_GPSR(IP0SR0_15_12, MSIOF3_SCK),
731
Marek Vasut5d7061f2024-09-11 23:09:38 +0200732 PINMUX_IPSR_GPSR(IP0SR0_19_16, IRQ2_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100733 PINMUX_IPSR_GPSR(IP0SR0_19_16, MSIOF3_TXD),
734
Marek Vasut5d7061f2024-09-11 23:09:38 +0200735 PINMUX_IPSR_GPSR(IP0SR0_23_20, IRQ1_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100736 PINMUX_IPSR_GPSR(IP0SR0_23_20, MSIOF3_RXD),
737
Marek Vasut5d7061f2024-09-11 23:09:38 +0200738 PINMUX_IPSR_GPSR(IP0SR0_27_24, IRQ0_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100739 PINMUX_IPSR_GPSR(IP0SR0_27_24, MSIOF3_SYNC),
740
741 PINMUX_IPSR_GPSR(IP0SR0_31_28, MSIOF5_SS2),
742
743 /* IP1SR0 */
744 PINMUX_IPSR_GPSR(IP1SR0_3_0, MSIOF5_SS1),
745
746 PINMUX_IPSR_GPSR(IP1SR0_7_4, MSIOF5_SYNC),
747
748 PINMUX_IPSR_GPSR(IP1SR0_11_8, MSIOF5_TXD),
749
750 PINMUX_IPSR_GPSR(IP1SR0_15_12, MSIOF5_SCK),
751
752 PINMUX_IPSR_GPSR(IP1SR0_19_16, MSIOF5_RXD),
753
754 PINMUX_IPSR_GPSR(IP1SR0_23_20, MSIOF2_SS2),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200755 PINMUX_IPSR_GPSR(IP1SR0_23_20, TCLK1_A),
756 PINMUX_IPSR_GPSR(IP1SR0_23_20, IRQ2_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100757
758 PINMUX_IPSR_GPSR(IP1SR0_27_24, MSIOF2_SS1),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200759 PINMUX_IPSR_GPSR(IP1SR0_27_24, HTX1_A),
760 PINMUX_IPSR_GPSR(IP1SR0_27_24, TX1_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100761
762 PINMUX_IPSR_GPSR(IP1SR0_31_28, MSIOF2_SYNC),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200763 PINMUX_IPSR_GPSR(IP1SR0_31_28, HRX1_A),
764 PINMUX_IPSR_GPSR(IP1SR0_31_28, RX1_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100765
766 /* IP2SR0 */
767 PINMUX_IPSR_GPSR(IP2SR0_3_0, MSIOF2_TXD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200768 PINMUX_IPSR_GPSR(IP2SR0_3_0, HCTS1_N_A),
769 PINMUX_IPSR_GPSR(IP2SR0_3_0, CTS1_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100770
771 PINMUX_IPSR_GPSR(IP2SR0_7_4, MSIOF2_SCK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200772 PINMUX_IPSR_GPSR(IP2SR0_7_4, HRTS1_N_A),
773 PINMUX_IPSR_GPSR(IP2SR0_7_4, RTS1_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100774
775 PINMUX_IPSR_GPSR(IP2SR0_11_8, MSIOF2_RXD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200776 PINMUX_IPSR_GPSR(IP2SR0_11_8, HSCK1_A),
777 PINMUX_IPSR_GPSR(IP2SR0_11_8, SCK1_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100778
779 /* IP0SR1 */
780 PINMUX_IPSR_GPSR(IP0SR1_3_0, MSIOF1_SS2),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200781 PINMUX_IPSR_GPSR(IP0SR1_3_0, HTX3_B),
782 PINMUX_IPSR_GPSR(IP0SR1_3_0, TX3_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100783
784 PINMUX_IPSR_GPSR(IP0SR1_7_4, MSIOF1_SS1),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200785 PINMUX_IPSR_GPSR(IP0SR1_7_4, HCTS3_N_B),
786 PINMUX_IPSR_GPSR(IP0SR1_7_4, RX3_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100787
788 PINMUX_IPSR_GPSR(IP0SR1_11_8, MSIOF1_SYNC),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200789 PINMUX_IPSR_GPSR(IP0SR1_11_8, HRTS3_N_B),
790 PINMUX_IPSR_GPSR(IP0SR1_11_8, RTS3_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100791
792 PINMUX_IPSR_GPSR(IP0SR1_15_12, MSIOF1_SCK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200793 PINMUX_IPSR_GPSR(IP0SR1_15_12, HSCK3_B),
794 PINMUX_IPSR_GPSR(IP0SR1_15_12, CTS3_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100795
796 PINMUX_IPSR_GPSR(IP0SR1_19_16, MSIOF1_TXD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200797 PINMUX_IPSR_GPSR(IP0SR1_19_16, HRX3_B),
798 PINMUX_IPSR_GPSR(IP0SR1_19_16, SCK3_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100799
800 PINMUX_IPSR_GPSR(IP0SR1_23_20, MSIOF1_RXD),
801
802 PINMUX_IPSR_GPSR(IP0SR1_27_24, MSIOF0_SS2),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200803 PINMUX_IPSR_GPSR(IP0SR1_27_24, HTX1_B),
804 PINMUX_IPSR_GPSR(IP0SR1_27_24, TX1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100805
806 PINMUX_IPSR_GPSR(IP0SR1_31_28, MSIOF0_SS1),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200807 PINMUX_IPSR_GPSR(IP0SR1_31_28, HRX1_B),
808 PINMUX_IPSR_GPSR(IP0SR1_31_28, RX1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100809
810 /* IP1SR1 */
811 PINMUX_IPSR_GPSR(IP1SR1_3_0, MSIOF0_SYNC),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200812 PINMUX_IPSR_GPSR(IP1SR1_3_0, HCTS1_N_B),
813 PINMUX_IPSR_GPSR(IP1SR1_3_0, CTS1_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100814 PINMUX_IPSR_GPSR(IP1SR1_3_0, CANFD5_TX_B),
815
816 PINMUX_IPSR_GPSR(IP1SR1_7_4, MSIOF0_TXD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200817 PINMUX_IPSR_GPSR(IP1SR1_7_4, HRTS1_N_B),
818 PINMUX_IPSR_GPSR(IP1SR1_7_4, RTS1_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100819 PINMUX_IPSR_GPSR(IP1SR1_7_4, CANFD5_RX_B),
820
821 PINMUX_IPSR_GPSR(IP1SR1_11_8, MSIOF0_SCK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200822 PINMUX_IPSR_GPSR(IP1SR1_11_8, HSCK1_B),
823 PINMUX_IPSR_GPSR(IP1SR1_11_8, SCK1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100824
825 PINMUX_IPSR_GPSR(IP1SR1_15_12, MSIOF0_RXD),
826
827 PINMUX_IPSR_GPSR(IP1SR1_19_16, HTX0),
828 PINMUX_IPSR_GPSR(IP1SR1_19_16, TX0),
829
830 PINMUX_IPSR_GPSR(IP1SR1_23_20, HCTS0_N),
831 PINMUX_IPSR_GPSR(IP1SR1_23_20, CTS0_N),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200832 PINMUX_IPSR_GPSR(IP1SR1_23_20, PWM8),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100833
834 PINMUX_IPSR_GPSR(IP1SR1_27_24, HRTS0_N),
835 PINMUX_IPSR_GPSR(IP1SR1_27_24, RTS0_N),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200836 PINMUX_IPSR_GPSR(IP1SR1_27_24, PWM9),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100837
838 PINMUX_IPSR_GPSR(IP1SR1_31_28, HSCK0),
839 PINMUX_IPSR_GPSR(IP1SR1_31_28, SCK0),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200840 PINMUX_IPSR_GPSR(IP1SR1_31_28, PWM0),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100841
842 /* IP2SR1 */
843 PINMUX_IPSR_GPSR(IP2SR1_3_0, HRX0),
844 PINMUX_IPSR_GPSR(IP2SR1_3_0, RX0),
845
846 PINMUX_IPSR_GPSR(IP2SR1_7_4, SCIF_CLK),
847 PINMUX_IPSR_GPSR(IP2SR1_7_4, IRQ4_A),
848
849 PINMUX_IPSR_GPSR(IP2SR1_11_8, SSI_SCK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200850 PINMUX_IPSR_GPSR(IP2SR1_11_8, TCLK3_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100851
852 PINMUX_IPSR_GPSR(IP2SR1_15_12, SSI_WS),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200853 PINMUX_IPSR_GPSR(IP2SR1_15_12, TCLK4_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100854
855 PINMUX_IPSR_GPSR(IP2SR1_19_16, SSI_SD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200856 PINMUX_IPSR_GPSR(IP2SR1_19_16, IRQ0_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100857
858 PINMUX_IPSR_GPSR(IP2SR1_23_20, AUDIO_CLKOUT),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200859 PINMUX_IPSR_GPSR(IP2SR1_23_20, IRQ1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100860
861 PINMUX_IPSR_GPSR(IP2SR1_27_24, AUDIO_CLKIN),
862 PINMUX_IPSR_GPSR(IP2SR1_27_24, PWM3_A),
863
Marek Vasut5d7061f2024-09-11 23:09:38 +0200864 PINMUX_IPSR_GPSR(IP2SR1_31_28, TCLK2_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100865 PINMUX_IPSR_GPSR(IP2SR1_31_28, MSIOF4_SS1),
866 PINMUX_IPSR_GPSR(IP2SR1_31_28, IRQ3_B),
867
868 /* IP3SR1 */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200869 PINMUX_IPSR_GPSR(IP3SR1_3_0, HRX3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100870 PINMUX_IPSR_GPSR(IP3SR1_3_0, SCK3_A),
871 PINMUX_IPSR_GPSR(IP3SR1_3_0, MSIOF4_SS2),
872
Marek Vasut5d7061f2024-09-11 23:09:38 +0200873 PINMUX_IPSR_GPSR(IP3SR1_7_4, HSCK3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100874 PINMUX_IPSR_GPSR(IP3SR1_7_4, CTS3_N_A),
875 PINMUX_IPSR_GPSR(IP3SR1_7_4, MSIOF4_SCK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200876 PINMUX_IPSR_GPSR(IP3SR1_7_4, TPU0TO0_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100877
Marek Vasut5d7061f2024-09-11 23:09:38 +0200878 PINMUX_IPSR_GPSR(IP3SR1_11_8, HRTS3_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100879 PINMUX_IPSR_GPSR(IP3SR1_11_8, RTS3_N_A),
880 PINMUX_IPSR_GPSR(IP3SR1_11_8, MSIOF4_TXD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200881 PINMUX_IPSR_GPSR(IP3SR1_11_8, TPU0TO1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100882
Marek Vasut5d7061f2024-09-11 23:09:38 +0200883 PINMUX_IPSR_GPSR(IP3SR1_15_12, HCTS3_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100884 PINMUX_IPSR_GPSR(IP3SR1_15_12, RX3_A),
885 PINMUX_IPSR_GPSR(IP3SR1_15_12, MSIOF4_RXD),
886
Marek Vasut5d7061f2024-09-11 23:09:38 +0200887 PINMUX_IPSR_GPSR(IP3SR1_19_16, HTX3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100888 PINMUX_IPSR_GPSR(IP3SR1_19_16, TX3_A),
889 PINMUX_IPSR_GPSR(IP3SR1_19_16, MSIOF4_SYNC),
890
891 /* IP0SR2 */
892 PINMUX_IPSR_GPSR(IP0SR2_3_0, FXR_TXDA),
893 PINMUX_IPSR_GPSR(IP0SR2_3_0, CANFD1_TX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200894 PINMUX_IPSR_GPSR(IP0SR2_3_0, TPU0TO2_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100895
Marek Vasut5d7061f2024-09-11 23:09:38 +0200896 PINMUX_IPSR_GPSR(IP0SR2_7_4, FXR_TXENA_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100897 PINMUX_IPSR_GPSR(IP0SR2_7_4, CANFD1_RX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200898 PINMUX_IPSR_GPSR(IP0SR2_7_4, TPU0TO3_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100899
900 PINMUX_IPSR_GPSR(IP0SR2_11_8, RXDA_EXTFXR),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200901 PINMUX_IPSR_GPSR(IP0SR2_11_8, CANFD5_TX_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100902 PINMUX_IPSR_GPSR(IP0SR2_11_8, IRQ5),
903
904 PINMUX_IPSR_GPSR(IP0SR2_15_12, CLK_EXTFXR),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200905 PINMUX_IPSR_GPSR(IP0SR2_15_12, CANFD5_RX_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100906 PINMUX_IPSR_GPSR(IP0SR2_15_12, IRQ4_B),
907
908 PINMUX_IPSR_GPSR(IP0SR2_19_16, RXDB_EXTFXR),
909
Marek Vasut5d7061f2024-09-11 23:09:38 +0200910 PINMUX_IPSR_GPSR(IP0SR2_23_20, FXR_TXENB_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100911
912 PINMUX_IPSR_GPSR(IP0SR2_27_24, FXR_TXDB),
913
Marek Vasut5d7061f2024-09-11 23:09:38 +0200914 PINMUX_IPSR_GPSR(IP0SR2_31_28, TPU0TO1_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100915 PINMUX_IPSR_GPSR(IP0SR2_31_28, CANFD6_TX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200916 PINMUX_IPSR_GPSR(IP0SR2_31_28, TCLK2_C),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100917
918 /* IP1SR2 */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200919 PINMUX_IPSR_GPSR(IP1SR2_3_0, TPU0TO0_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100920 PINMUX_IPSR_GPSR(IP1SR2_3_0, CANFD6_RX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200921 PINMUX_IPSR_GPSR(IP1SR2_3_0, TCLK1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100922
923 PINMUX_IPSR_GPSR(IP1SR2_7_4, CAN_CLK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200924 PINMUX_IPSR_GPSR(IP1SR2_7_4, FXR_TXENA_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100925
926 PINMUX_IPSR_GPSR(IP1SR2_11_8, CANFD0_TX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200927 PINMUX_IPSR_GPSR(IP1SR2_11_8, FXR_TXENB_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100928
929 PINMUX_IPSR_GPSR(IP1SR2_15_12, CANFD0_RX),
930 PINMUX_IPSR_GPSR(IP1SR2_15_12, STPWT_EXTFXR),
931
932 PINMUX_IPSR_GPSR(IP1SR2_19_16, CANFD2_TX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200933 PINMUX_IPSR_GPSR(IP1SR2_19_16, TPU0TO2_A),
934 PINMUX_IPSR_GPSR(IP1SR2_19_16, TCLK3_C),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100935
936 PINMUX_IPSR_GPSR(IP1SR2_23_20, CANFD2_RX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200937 PINMUX_IPSR_GPSR(IP1SR2_23_20, TPU0TO3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100938 PINMUX_IPSR_GPSR(IP1SR2_23_20, PWM1_B),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200939 PINMUX_IPSR_GPSR(IP1SR2_23_20, TCLK4_C),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100940
941 PINMUX_IPSR_GPSR(IP1SR2_27_24, CANFD3_TX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200942 PINMUX_IPSR_GPSR(IP1SR2_27_24, PWM2),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100943
944 PINMUX_IPSR_GPSR(IP1SR2_31_28, CANFD3_RX),
945 PINMUX_IPSR_GPSR(IP1SR2_31_28, PWM3_B),
946
947 /* IP2SR2 */
948 PINMUX_IPSR_GPSR(IP2SR2_3_0, CANFD4_TX),
949 PINMUX_IPSR_GPSR(IP2SR2_3_0, PWM4),
950
951 PINMUX_IPSR_GPSR(IP2SR2_7_4, CANFD4_RX),
952 PINMUX_IPSR_GPSR(IP2SR2_7_4, PWM5),
953
954 PINMUX_IPSR_GPSR(IP2SR2_11_8, CANFD7_TX),
955 PINMUX_IPSR_GPSR(IP2SR2_11_8, PWM6),
956
957 PINMUX_IPSR_GPSR(IP2SR2_15_12, CANFD7_RX),
958 PINMUX_IPSR_GPSR(IP2SR2_15_12, PWM7),
959
960 /* IP0SR3 */
961 PINMUX_IPSR_GPSR(IP0SR3_3_0, MMC_SD_D1),
962 PINMUX_IPSR_GPSR(IP0SR3_7_4, MMC_SD_D0),
963 PINMUX_IPSR_GPSR(IP0SR3_11_8, MMC_SD_D2),
964 PINMUX_IPSR_GPSR(IP0SR3_15_12, MMC_SD_CLK),
965 PINMUX_IPSR_GPSR(IP0SR3_19_16, MMC_DS),
966 PINMUX_IPSR_GPSR(IP0SR3_23_20, MMC_SD_D3),
967 PINMUX_IPSR_GPSR(IP0SR3_27_24, MMC_D5),
968 PINMUX_IPSR_GPSR(IP0SR3_31_28, MMC_D4),
969
970 /* IP1SR3 */
971 PINMUX_IPSR_GPSR(IP1SR3_3_0, MMC_D7),
972
973 PINMUX_IPSR_GPSR(IP1SR3_7_4, MMC_D6),
974
975 PINMUX_IPSR_GPSR(IP1SR3_11_8, MMC_SD_CMD),
976
977 PINMUX_IPSR_GPSR(IP1SR3_15_12, SD_CD),
978
979 PINMUX_IPSR_GPSR(IP1SR3_19_16, SD_WP),
980
981 PINMUX_IPSR_GPSR(IP1SR3_23_20, IPC_CLKIN),
982 PINMUX_IPSR_GPSR(IP1SR3_23_20, IPC_CLKEN_IN),
983 PINMUX_IPSR_GPSR(IP1SR3_23_20, PWM1_A),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200984 PINMUX_IPSR_GPSR(IP1SR3_23_20, TCLK3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100985
986 PINMUX_IPSR_GPSR(IP1SR3_27_24, IPC_CLKOUT),
987 PINMUX_IPSR_GPSR(IP1SR3_27_24, IPC_CLKEN_OUT),
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200988 PINMUX_IPSR_GPSR(IP1SR3_27_24, ERROROUTC_N_A),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200989 PINMUX_IPSR_GPSR(IP1SR3_27_24, TCLK4_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100990
991 PINMUX_IPSR_GPSR(IP1SR3_31_28, QSPI0_SSL),
992
993 /* IP2SR3 */
994 PINMUX_IPSR_GPSR(IP2SR3_3_0, QSPI0_IO3),
995 PINMUX_IPSR_GPSR(IP2SR3_7_4, QSPI0_IO2),
996 PINMUX_IPSR_GPSR(IP2SR3_11_8, QSPI0_MISO_IO1),
997 PINMUX_IPSR_GPSR(IP2SR3_15_12, QSPI0_MOSI_IO0),
998 PINMUX_IPSR_GPSR(IP2SR3_19_16, QSPI0_SPCLK),
999 PINMUX_IPSR_GPSR(IP2SR3_23_20, QSPI1_MOSI_IO0),
1000 PINMUX_IPSR_GPSR(IP2SR3_27_24, QSPI1_SPCLK),
1001 PINMUX_IPSR_GPSR(IP2SR3_31_28, QSPI1_MISO_IO1),
1002
1003 /* IP3SR3 */
1004 PINMUX_IPSR_GPSR(IP3SR3_3_0, QSPI1_IO2),
1005 PINMUX_IPSR_GPSR(IP3SR3_7_4, QSPI1_SSL),
1006 PINMUX_IPSR_GPSR(IP3SR3_11_8, QSPI1_IO3),
1007 PINMUX_IPSR_GPSR(IP3SR3_15_12, RPC_RESET_N),
1008 PINMUX_IPSR_GPSR(IP3SR3_19_16, RPC_WP_N),
1009 PINMUX_IPSR_GPSR(IP3SR3_23_20, RPC_INT_N),
1010
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001011 /* IP0SR4 */
1012 PINMUX_IPSR_GPSR(IP0SR4_3_0, TSN0_MDIO),
1013 PINMUX_IPSR_GPSR(IP0SR4_7_4, TSN0_MDC),
1014 PINMUX_IPSR_GPSR(IP0SR4_11_8, TSN0_AVTP_PPS1),
1015 PINMUX_IPSR_GPSR(IP0SR4_15_12, TSN0_PHY_INT),
1016 PINMUX_IPSR_GPSR(IP0SR4_19_16, TSN0_LINK),
1017 PINMUX_IPSR_GPSR(IP0SR4_23_20, TSN0_AVTP_MATCH),
1018 PINMUX_IPSR_GPSR(IP0SR4_27_24, TSN0_AVTP_CAPTURE),
1019 PINMUX_IPSR_GPSR(IP0SR4_31_28, TSN0_RX_CTL),
1020
1021 /* IP1SR4 */
1022 PINMUX_IPSR_GPSR(IP1SR4_3_0, TSN0_AVTP_PPS0),
1023 PINMUX_IPSR_GPSR(IP1SR4_7_4, TSN0_TX_CTL),
1024 PINMUX_IPSR_GPSR(IP1SR4_11_8, TSN0_RD0),
1025 PINMUX_IPSR_GPSR(IP1SR4_15_12, TSN0_RXC),
1026 PINMUX_IPSR_GPSR(IP1SR4_19_16, TSN0_TXC),
1027 PINMUX_IPSR_GPSR(IP1SR4_23_20, TSN0_RD1),
1028 PINMUX_IPSR_GPSR(IP1SR4_27_24, TSN0_TD1),
1029 PINMUX_IPSR_GPSR(IP1SR4_31_28, TSN0_TD0),
1030
1031 /* IP2SR4 */
1032 PINMUX_IPSR_GPSR(IP2SR4_3_0, TSN0_RD3),
1033 PINMUX_IPSR_GPSR(IP2SR4_7_4, TSN0_RD2),
1034 PINMUX_IPSR_GPSR(IP2SR4_11_8, TSN0_TD3),
1035 PINMUX_IPSR_GPSR(IP2SR4_15_12, TSN0_TD2),
1036 PINMUX_IPSR_GPSR(IP2SR4_19_16, TSN0_TXCREFCLK),
1037 PINMUX_IPSR_GPSR(IP2SR4_23_20, PCIE0_CLKREQ_N),
1038 PINMUX_IPSR_GPSR(IP2SR4_27_24, PCIE1_CLKREQ_N),
1039 PINMUX_IPSR_GPSR(IP2SR4_31_28, AVS0),
1040
1041 /* IP3SR4 */
1042 PINMUX_IPSR_GPSR(IP3SR4_3_0, AVS1),
1043
1044 /* IP0SR5 */
1045 PINMUX_IPSR_GPSR(IP0SR5_3_0, AVB2_AVTP_PPS),
1046 PINMUX_IPSR_GPSR(IP0SR5_7_4, AVB2_AVTP_CAPTURE),
1047 PINMUX_IPSR_GPSR(IP0SR5_11_8, AVB2_AVTP_MATCH),
1048 PINMUX_IPSR_GPSR(IP0SR5_15_12, AVB2_LINK),
1049 PINMUX_IPSR_GPSR(IP0SR5_19_16, AVB2_PHY_INT),
1050 PINMUX_IPSR_GPSR(IP0SR5_23_20, AVB2_MAGIC),
1051 PINMUX_IPSR_GPSR(IP0SR5_27_24, AVB2_MDC),
1052 PINMUX_IPSR_GPSR(IP0SR5_31_28, AVB2_TXCREFCLK),
1053
1054 /* IP1SR5 */
1055 PINMUX_IPSR_GPSR(IP1SR5_3_0, AVB2_TD3),
1056 PINMUX_IPSR_GPSR(IP1SR5_7_4, AVB2_RD3),
1057 PINMUX_IPSR_GPSR(IP1SR5_11_8, AVB2_MDIO),
1058 PINMUX_IPSR_GPSR(IP1SR5_15_12, AVB2_TD2),
1059 PINMUX_IPSR_GPSR(IP1SR5_19_16, AVB2_TD1),
1060 PINMUX_IPSR_GPSR(IP1SR5_23_20, AVB2_RD2),
1061 PINMUX_IPSR_GPSR(IP1SR5_27_24, AVB2_RD1),
1062 PINMUX_IPSR_GPSR(IP1SR5_31_28, AVB2_TD0),
1063
1064 /* IP2SR5 */
1065 PINMUX_IPSR_GPSR(IP2SR5_3_0, AVB2_TXC),
1066 PINMUX_IPSR_GPSR(IP2SR5_7_4, AVB2_RD0),
1067 PINMUX_IPSR_GPSR(IP2SR5_11_8, AVB2_RXC),
1068 PINMUX_IPSR_GPSR(IP2SR5_15_12, AVB2_TX_CTL),
1069 PINMUX_IPSR_GPSR(IP2SR5_19_16, AVB2_RX_CTL),
1070
Hai Pham9a8aaa32023-02-28 22:37:03 +01001071 /* IP0SR6 */
1072 PINMUX_IPSR_GPSR(IP0SR6_3_0, AVB1_MDIO),
1073
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001074 PINMUX_IPSR_GPSR(IP0SR6_7_4, AVB1_MAGIC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001075
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001076 PINMUX_IPSR_GPSR(IP0SR6_11_8, AVB1_MDC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001077
1078 PINMUX_IPSR_GPSR(IP0SR6_15_12, AVB1_PHY_INT),
1079
1080 PINMUX_IPSR_GPSR(IP0SR6_19_16, AVB1_LINK),
1081 PINMUX_IPSR_GPSR(IP0SR6_19_16, AVB1_MII_TX_ER),
1082
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001083 PINMUX_IPSR_GPSR(IP0SR6_23_20, AVB1_AVTP_MATCH),
1084 PINMUX_IPSR_GPSR(IP0SR6_23_20, AVB1_MII_RX_ER),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001085
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001086 PINMUX_IPSR_GPSR(IP0SR6_27_24, AVB1_TXC),
1087 PINMUX_IPSR_GPSR(IP0SR6_27_24, AVB1_MII_TXC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001088
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001089 PINMUX_IPSR_GPSR(IP0SR6_31_28, AVB1_TX_CTL),
1090 PINMUX_IPSR_GPSR(IP0SR6_31_28, AVB1_MII_TX_EN),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001091
1092 /* IP1SR6 */
1093 PINMUX_IPSR_GPSR(IP1SR6_3_0, AVB1_RXC),
1094 PINMUX_IPSR_GPSR(IP1SR6_3_0, AVB1_MII_RXC),
1095
1096 PINMUX_IPSR_GPSR(IP1SR6_7_4, AVB1_RX_CTL),
1097 PINMUX_IPSR_GPSR(IP1SR6_7_4, AVB1_MII_RX_DV),
1098
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001099 PINMUX_IPSR_GPSR(IP1SR6_11_8, AVB1_AVTP_PPS),
1100 PINMUX_IPSR_GPSR(IP1SR6_11_8, AVB1_MII_COL),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001101
1102 PINMUX_IPSR_GPSR(IP1SR6_15_12, AVB1_AVTP_CAPTURE),
1103 PINMUX_IPSR_GPSR(IP1SR6_15_12, AVB1_MII_CRS),
1104
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001105 PINMUX_IPSR_GPSR(IP1SR6_19_16, AVB1_TD1),
1106 PINMUX_IPSR_GPSR(IP1SR6_19_16, AVB1_MII_TD1),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001107
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001108 PINMUX_IPSR_GPSR(IP1SR6_23_20, AVB1_TD0),
1109 PINMUX_IPSR_GPSR(IP1SR6_23_20, AVB1_MII_TD0),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001110
1111 PINMUX_IPSR_GPSR(IP1SR6_27_24, AVB1_RD1),
1112 PINMUX_IPSR_GPSR(IP1SR6_27_24, AVB1_MII_RD1),
1113
1114 PINMUX_IPSR_GPSR(IP1SR6_31_28, AVB1_RD0),
1115 PINMUX_IPSR_GPSR(IP1SR6_31_28, AVB1_MII_RD0),
1116
1117 /* IP2SR6 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001118 PINMUX_IPSR_GPSR(IP2SR6_3_0, AVB1_TD2),
1119 PINMUX_IPSR_GPSR(IP2SR6_3_0, AVB1_MII_TD2),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001120
1121 PINMUX_IPSR_GPSR(IP2SR6_7_4, AVB1_RD2),
1122 PINMUX_IPSR_GPSR(IP2SR6_7_4, AVB1_MII_RD2),
1123
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001124 PINMUX_IPSR_GPSR(IP2SR6_11_8, AVB1_TD3),
1125 PINMUX_IPSR_GPSR(IP2SR6_11_8, AVB1_MII_TD3),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001126
1127 PINMUX_IPSR_GPSR(IP2SR6_15_12, AVB1_RD3),
1128 PINMUX_IPSR_GPSR(IP2SR6_15_12, AVB1_MII_RD3),
1129
1130 PINMUX_IPSR_GPSR(IP2SR6_19_16, AVB1_TXCREFCLK),
1131
1132 /* IP0SR7 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001133 PINMUX_IPSR_GPSR(IP0SR7_3_0, AVB0_AVTP_PPS),
1134 PINMUX_IPSR_GPSR(IP0SR7_3_0, AVB0_MII_COL),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001135
1136 PINMUX_IPSR_GPSR(IP0SR7_7_4, AVB0_AVTP_CAPTURE),
1137 PINMUX_IPSR_GPSR(IP0SR7_7_4, AVB0_MII_CRS),
1138
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001139 PINMUX_IPSR_GPSR(IP0SR7_11_8, AVB0_AVTP_MATCH),
1140 PINMUX_IPSR_GPSR(IP0SR7_11_8, AVB0_MII_RX_ER),
1141 PINMUX_IPSR_GPSR(IP0SR7_11_8, CC5_OSCOUT),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001142
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001143 PINMUX_IPSR_GPSR(IP0SR7_15_12, AVB0_TD3),
1144 PINMUX_IPSR_GPSR(IP0SR7_15_12, AVB0_MII_TD3),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001145
1146 PINMUX_IPSR_GPSR(IP0SR7_19_16, AVB0_LINK),
1147 PINMUX_IPSR_GPSR(IP0SR7_19_16, AVB0_MII_TX_ER),
1148
1149 PINMUX_IPSR_GPSR(IP0SR7_23_20, AVB0_PHY_INT),
1150
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001151 PINMUX_IPSR_GPSR(IP0SR7_27_24, AVB0_TD2),
1152 PINMUX_IPSR_GPSR(IP0SR7_27_24, AVB0_MII_TD2),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001153
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001154 PINMUX_IPSR_GPSR(IP0SR7_31_28, AVB0_TD1),
1155 PINMUX_IPSR_GPSR(IP0SR7_31_28, AVB0_MII_TD1),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001156
1157 /* IP1SR7 */
1158 PINMUX_IPSR_GPSR(IP1SR7_3_0, AVB0_RD3),
1159 PINMUX_IPSR_GPSR(IP1SR7_3_0, AVB0_MII_RD3),
1160
1161 PINMUX_IPSR_GPSR(IP1SR7_7_4, AVB0_TXCREFCLK),
1162
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001163 PINMUX_IPSR_GPSR(IP1SR7_11_8, AVB0_MAGIC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001164
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001165 PINMUX_IPSR_GPSR(IP1SR7_15_12, AVB0_TD0),
1166 PINMUX_IPSR_GPSR(IP1SR7_15_12, AVB0_MII_TD0),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001167
1168 PINMUX_IPSR_GPSR(IP1SR7_19_16, AVB0_RD2),
1169 PINMUX_IPSR_GPSR(IP1SR7_19_16, AVB0_MII_RD2),
1170
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001171 PINMUX_IPSR_GPSR(IP1SR7_23_20, AVB0_MDC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001172
1173 PINMUX_IPSR_GPSR(IP1SR7_27_24, AVB0_MDIO),
1174
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001175 PINMUX_IPSR_GPSR(IP1SR7_31_28, AVB0_TXC),
1176 PINMUX_IPSR_GPSR(IP1SR7_31_28, AVB0_MII_TXC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001177
1178 /* IP2SR7 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001179 PINMUX_IPSR_GPSR(IP2SR7_3_0, AVB0_TX_CTL),
1180 PINMUX_IPSR_GPSR(IP2SR7_3_0, AVB0_MII_TX_EN),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001181
1182 PINMUX_IPSR_GPSR(IP2SR7_7_4, AVB0_RD1),
1183 PINMUX_IPSR_GPSR(IP2SR7_7_4, AVB0_MII_RD1),
1184
1185 PINMUX_IPSR_GPSR(IP2SR7_11_8, AVB0_RD0),
1186 PINMUX_IPSR_GPSR(IP2SR7_11_8, AVB0_MII_RD0),
1187
1188 PINMUX_IPSR_GPSR(IP2SR7_15_12, AVB0_RXC),
1189 PINMUX_IPSR_GPSR(IP2SR7_15_12, AVB0_MII_RXC),
1190
1191 PINMUX_IPSR_GPSR(IP2SR7_19_16, AVB0_RX_CTL),
1192 PINMUX_IPSR_GPSR(IP2SR7_19_16, AVB0_MII_RX_DV),
1193
1194 /* IP0SR8 */
1195 PINMUX_IPSR_MSEL(IP0SR8_3_0, SCL0, SEL_SCL0_0),
1196 PINMUX_IPSR_MSEL(IP0SR8_7_4, SDA0, SEL_SDA0_0),
1197 PINMUX_IPSR_MSEL(IP0SR8_11_8, SCL1, SEL_SCL1_0),
1198 PINMUX_IPSR_MSEL(IP0SR8_15_12, SDA1, SEL_SDA1_0),
1199 PINMUX_IPSR_MSEL(IP0SR8_19_16, SCL2, SEL_SCL2_0),
1200 PINMUX_IPSR_MSEL(IP0SR8_23_20, SDA2, SEL_SDA2_0),
1201 PINMUX_IPSR_MSEL(IP0SR8_27_24, SCL3, SEL_SCL3_0),
1202 PINMUX_IPSR_MSEL(IP0SR8_31_28, SDA3, SEL_SDA3_0),
1203
1204 /* IP1SR8 */
1205 PINMUX_IPSR_MSEL(IP1SR8_3_0, SCL4, SEL_SCL4_0),
1206 PINMUX_IPSR_MSEL(IP1SR8_3_0, HRX2, SEL_SCL4_0),
1207 PINMUX_IPSR_MSEL(IP1SR8_3_0, SCK4, SEL_SCL4_0),
1208
1209 PINMUX_IPSR_MSEL(IP1SR8_7_4, SDA4, SEL_SDA4_0),
1210 PINMUX_IPSR_MSEL(IP1SR8_7_4, HTX2, SEL_SDA4_0),
1211 PINMUX_IPSR_MSEL(IP1SR8_7_4, CTS4_N, SEL_SDA4_0),
1212
1213 PINMUX_IPSR_MSEL(IP1SR8_11_8, SCL5, SEL_SCL5_0),
1214 PINMUX_IPSR_MSEL(IP1SR8_11_8, HRTS2_N, SEL_SCL5_0),
1215 PINMUX_IPSR_MSEL(IP1SR8_11_8, RTS4_N, SEL_SCL5_0),
1216
1217 PINMUX_IPSR_MSEL(IP1SR8_15_12, SDA5, SEL_SDA5_0),
1218 PINMUX_IPSR_MSEL(IP1SR8_15_12, SCIF_CLK2, SEL_SDA5_0),
1219
1220 PINMUX_IPSR_GPSR(IP1SR8_19_16, HCTS2_N),
1221 PINMUX_IPSR_GPSR(IP1SR8_19_16, TX4),
1222
1223 PINMUX_IPSR_GPSR(IP1SR8_23_20, HSCK2),
1224 PINMUX_IPSR_GPSR(IP1SR8_23_20, RX4),
1225};
1226
1227/*
1228 * Pins not associated with a GPIO port.
1229 */
1230enum {
1231 GP_ASSIGN_LAST(),
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001232 NOGP_ALL(),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001233};
1234
1235static const struct sh_pfc_pin pinmux_pins[] = {
1236 PINMUX_GPIO_GP_ALL(),
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001237 PINMUX_NOGP_ALL(),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001238};
1239
Marek Vasute530c5d2024-12-23 14:34:19 +01001240#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001241/* - AUDIO CLOCK ----------------------------------------- */
1242static const unsigned int audio_clkin_pins[] = {
1243 /* CLK IN */
1244 RCAR_GP_PIN(1, 22),
1245};
1246static const unsigned int audio_clkin_mux[] = {
1247 AUDIO_CLKIN_MARK,
1248};
1249static const unsigned int audio_clkout_pins[] = {
1250 /* CLK OUT */
1251 RCAR_GP_PIN(1, 21),
1252};
1253static const unsigned int audio_clkout_mux[] = {
1254 AUDIO_CLKOUT_MARK,
1255};
Marek Vasute530c5d2024-12-23 14:34:19 +01001256#endif
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001257
Hai Pham9a8aaa32023-02-28 22:37:03 +01001258/* - AVB0 ------------------------------------------------ */
1259static const unsigned int avb0_link_pins[] = {
1260 /* AVB0_LINK */
1261 RCAR_GP_PIN(7, 4),
1262};
1263static const unsigned int avb0_link_mux[] = {
1264 AVB0_LINK_MARK,
1265};
1266static const unsigned int avb0_magic_pins[] = {
1267 /* AVB0_MAGIC */
1268 RCAR_GP_PIN(7, 10),
1269};
1270static const unsigned int avb0_magic_mux[] = {
1271 AVB0_MAGIC_MARK,
1272};
1273static const unsigned int avb0_phy_int_pins[] = {
1274 /* AVB0_PHY_INT */
1275 RCAR_GP_PIN(7, 5),
1276};
1277static const unsigned int avb0_phy_int_mux[] = {
1278 AVB0_PHY_INT_MARK,
1279};
1280static const unsigned int avb0_mdio_pins[] = {
1281 /* AVB0_MDC, AVB0_MDIO */
1282 RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
1283};
1284static const unsigned int avb0_mdio_mux[] = {
1285 AVB0_MDC_MARK, AVB0_MDIO_MARK,
1286};
1287static const unsigned int avb0_rgmii_pins[] = {
1288 /*
1289 * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, AVB0_TD1, AVB0_TD2, AVB0_TD3,
1290 * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, AVB0_RD1, AVB0_RD2, AVB0_RD3,
1291 */
1292 RCAR_GP_PIN(7, 16), RCAR_GP_PIN(7, 15),
1293 RCAR_GP_PIN(7, 11), RCAR_GP_PIN(7, 7),
1294 RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 3),
1295 RCAR_GP_PIN(7, 20), RCAR_GP_PIN(7, 19),
1296 RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
1297 RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7, 8),
1298};
1299static const unsigned int avb0_rgmii_mux[] = {
1300 AVB0_TX_CTL_MARK, AVB0_TXC_MARK,
1301 AVB0_TD0_MARK, AVB0_TD1_MARK,
1302 AVB0_TD2_MARK, AVB0_TD3_MARK,
1303 AVB0_RX_CTL_MARK, AVB0_RXC_MARK,
1304 AVB0_RD0_MARK, AVB0_RD1_MARK,
1305 AVB0_RD2_MARK, AVB0_RD3_MARK,
1306};
1307static const unsigned int avb0_txcrefclk_pins[] = {
1308 /* AVB0_TXCREFCLK */
1309 RCAR_GP_PIN(7, 9),
1310};
1311static const unsigned int avb0_txcrefclk_mux[] = {
1312 AVB0_TXCREFCLK_MARK,
1313};
1314static const unsigned int avb0_avtp_pps_pins[] = {
1315 /* AVB0_AVTP_PPS */
1316 RCAR_GP_PIN(7, 0),
1317};
1318static const unsigned int avb0_avtp_pps_mux[] = {
1319 AVB0_AVTP_PPS_MARK,
1320};
1321static const unsigned int avb0_avtp_capture_pins[] = {
1322 /* AVB0_AVTP_CAPTURE */
1323 RCAR_GP_PIN(7, 1),
1324};
1325static const unsigned int avb0_avtp_capture_mux[] = {
1326 AVB0_AVTP_CAPTURE_MARK,
1327};
1328static const unsigned int avb0_avtp_match_pins[] = {
1329 /* AVB0_AVTP_MATCH */
1330 RCAR_GP_PIN(7, 2),
1331};
1332static const unsigned int avb0_avtp_match_mux[] = {
1333 AVB0_AVTP_MATCH_MARK,
1334};
1335
1336/* - AVB1 ------------------------------------------------ */
1337static const unsigned int avb1_link_pins[] = {
1338 /* AVB1_LINK */
1339 RCAR_GP_PIN(6, 4),
1340};
1341static const unsigned int avb1_link_mux[] = {
1342 AVB1_LINK_MARK,
1343};
1344static const unsigned int avb1_magic_pins[] = {
1345 /* AVB1_MAGIC */
1346 RCAR_GP_PIN(6, 1),
1347};
1348static const unsigned int avb1_magic_mux[] = {
1349 AVB1_MAGIC_MARK,
1350};
1351static const unsigned int avb1_phy_int_pins[] = {
1352 /* AVB1_PHY_INT */
1353 RCAR_GP_PIN(6, 3),
1354};
1355static const unsigned int avb1_phy_int_mux[] = {
1356 AVB1_PHY_INT_MARK,
1357};
1358static const unsigned int avb1_mdio_pins[] = {
1359 /* AVB1_MDC, AVB1_MDIO */
1360 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 0),
1361};
1362static const unsigned int avb1_mdio_mux[] = {
1363 AVB1_MDC_MARK, AVB1_MDIO_MARK,
1364};
1365static const unsigned int avb1_rgmii_pins[] = {
1366 /*
1367 * AVB1_TX_CTL, AVB1_TXC, AVB1_TD0, AVB1_TD1, AVB1_TD2, AVB1_TD3,
1368 * AVB1_RX_CTL, AVB1_RXC, AVB1_RD0, AVB1_RD1, AVB1_RD2, AVB1_RD3,
1369 */
1370 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1371 RCAR_GP_PIN(6, 13), RCAR_GP_PIN(6, 12),
1372 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 18),
1373 RCAR_GP_PIN(6, 9), RCAR_GP_PIN(6, 8),
1374 RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 14),
1375 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 19),
1376};
1377static const unsigned int avb1_rgmii_mux[] = {
1378 AVB1_TX_CTL_MARK, AVB1_TXC_MARK,
1379 AVB1_TD0_MARK, AVB1_TD1_MARK,
1380 AVB1_TD2_MARK, AVB1_TD3_MARK,
1381 AVB1_RX_CTL_MARK, AVB1_RXC_MARK,
1382 AVB1_RD0_MARK, AVB1_RD1_MARK,
1383 AVB1_RD2_MARK, AVB1_RD3_MARK,
1384};
1385static const unsigned int avb1_txcrefclk_pins[] = {
1386 /* AVB1_TXCREFCLK */
1387 RCAR_GP_PIN(6, 20),
1388};
1389static const unsigned int avb1_txcrefclk_mux[] = {
1390 AVB1_TXCREFCLK_MARK,
1391};
1392static const unsigned int avb1_avtp_pps_pins[] = {
1393 /* AVB1_AVTP_PPS */
1394 RCAR_GP_PIN(6, 10),
1395};
1396static const unsigned int avb1_avtp_pps_mux[] = {
1397 AVB1_AVTP_PPS_MARK,
1398};
1399static const unsigned int avb1_avtp_capture_pins[] = {
1400 /* AVB1_AVTP_CAPTURE */
1401 RCAR_GP_PIN(6, 11),
1402};
1403static const unsigned int avb1_avtp_capture_mux[] = {
1404 AVB1_AVTP_CAPTURE_MARK,
1405};
1406static const unsigned int avb1_avtp_match_pins[] = {
1407 /* AVB1_AVTP_MATCH */
1408 RCAR_GP_PIN(6, 5),
1409};
1410static const unsigned int avb1_avtp_match_mux[] = {
1411 AVB1_AVTP_MATCH_MARK,
1412};
1413
1414/* - AVB2 ------------------------------------------------ */
1415static const unsigned int avb2_link_pins[] = {
1416 /* AVB2_LINK */
1417 RCAR_GP_PIN(5, 3),
1418};
1419static const unsigned int avb2_link_mux[] = {
1420 AVB2_LINK_MARK,
1421};
1422static const unsigned int avb2_magic_pins[] = {
1423 /* AVB2_MAGIC */
1424 RCAR_GP_PIN(5, 5),
1425};
1426static const unsigned int avb2_magic_mux[] = {
1427 AVB2_MAGIC_MARK,
1428};
1429static const unsigned int avb2_phy_int_pins[] = {
1430 /* AVB2_PHY_INT */
1431 RCAR_GP_PIN(5, 4),
1432};
1433static const unsigned int avb2_phy_int_mux[] = {
1434 AVB2_PHY_INT_MARK,
1435};
1436static const unsigned int avb2_mdio_pins[] = {
1437 /* AVB2_MDC, AVB2_MDIO */
1438 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 10),
1439};
1440static const unsigned int avb2_mdio_mux[] = {
1441 AVB2_MDC_MARK, AVB2_MDIO_MARK,
1442};
1443static const unsigned int avb2_rgmii_pins[] = {
1444 /*
1445 * AVB2_TX_CTL, AVB2_TXC, AVB2_TD0, AVB2_TD1, AVB2_TD2, AVB2_TD3,
1446 * AVB2_RX_CTL, AVB2_RXC, AVB2_RD0, AVB2_RD1, AVB2_RD2, AVB2_RD3,
1447 */
1448 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 16),
1449 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 12),
1450 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 8),
1451 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 18),
1452 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 14),
1453 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 9),
1454};
1455static const unsigned int avb2_rgmii_mux[] = {
1456 AVB2_TX_CTL_MARK, AVB2_TXC_MARK,
1457 AVB2_TD0_MARK, AVB2_TD1_MARK,
1458 AVB2_TD2_MARK, AVB2_TD3_MARK,
1459 AVB2_RX_CTL_MARK, AVB2_RXC_MARK,
1460 AVB2_RD0_MARK, AVB2_RD1_MARK,
1461 AVB2_RD2_MARK, AVB2_RD3_MARK,
1462};
1463static const unsigned int avb2_txcrefclk_pins[] = {
1464 /* AVB2_TXCREFCLK */
1465 RCAR_GP_PIN(5, 7),
1466};
1467static const unsigned int avb2_txcrefclk_mux[] = {
1468 AVB2_TXCREFCLK_MARK,
1469};
1470static const unsigned int avb2_avtp_pps_pins[] = {
1471 /* AVB2_AVTP_PPS */
1472 RCAR_GP_PIN(5, 0),
1473};
1474static const unsigned int avb2_avtp_pps_mux[] = {
1475 AVB2_AVTP_PPS_MARK,
1476};
1477static const unsigned int avb2_avtp_capture_pins[] = {
1478 /* AVB2_AVTP_CAPTURE */
1479 RCAR_GP_PIN(5, 1),
1480};
1481static const unsigned int avb2_avtp_capture_mux[] = {
1482 AVB2_AVTP_CAPTURE_MARK,
1483};
1484static const unsigned int avb2_avtp_match_pins[] = {
1485 /* AVB2_AVTP_MATCH */
1486 RCAR_GP_PIN(5, 2),
1487};
1488static const unsigned int avb2_avtp_match_mux[] = {
1489 AVB2_AVTP_MATCH_MARK,
1490};
1491
Marek Vasute530c5d2024-12-23 14:34:19 +01001492#ifdef CONFIG_PINCTRL_PFC_FULL
Hai Pham9a8aaa32023-02-28 22:37:03 +01001493/* - CANFD0 ----------------------------------------------------------------- */
1494static const unsigned int canfd0_data_pins[] = {
1495 /* CANFD0_TX, CANFD0_RX */
1496 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1497};
1498static const unsigned int canfd0_data_mux[] = {
1499 CANFD0_TX_MARK, CANFD0_RX_MARK,
1500};
1501
1502/* - CANFD1 ----------------------------------------------------------------- */
1503static const unsigned int canfd1_data_pins[] = {
1504 /* CANFD1_TX, CANFD1_RX */
1505 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1506};
1507static const unsigned int canfd1_data_mux[] = {
1508 CANFD1_TX_MARK, CANFD1_RX_MARK,
1509};
1510
1511/* - CANFD2 ----------------------------------------------------------------- */
1512static const unsigned int canfd2_data_pins[] = {
1513 /* CANFD2_TX, CANFD2_RX */
1514 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1515};
1516static const unsigned int canfd2_data_mux[] = {
1517 CANFD2_TX_MARK, CANFD2_RX_MARK,
1518};
1519
1520/* - CANFD3 ----------------------------------------------------------------- */
1521static const unsigned int canfd3_data_pins[] = {
1522 /* CANFD3_TX, CANFD3_RX */
1523 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
1524};
1525static const unsigned int canfd3_data_mux[] = {
1526 CANFD3_TX_MARK, CANFD3_RX_MARK,
1527};
1528
1529/* - CANFD4 ----------------------------------------------------------------- */
1530static const unsigned int canfd4_data_pins[] = {
1531 /* CANFD4_TX, CANFD4_RX */
1532 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
1533};
1534static const unsigned int canfd4_data_mux[] = {
1535 CANFD4_TX_MARK, CANFD4_RX_MARK,
1536};
1537
1538/* - CANFD5 ----------------------------------------------------------------- */
Marek Vasut5d7061f2024-09-11 23:09:38 +02001539static const unsigned int canfd5_data_a_pins[] = {
1540 /* CANFD5_TX_A, CANFD5_RX_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001541 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
1542};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001543static const unsigned int canfd5_data_a_mux[] = {
1544 CANFD5_TX_A_MARK, CANFD5_RX_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001545};
1546
Hai Pham9a8aaa32023-02-28 22:37:03 +01001547static const unsigned int canfd5_data_b_pins[] = {
1548 /* CANFD5_TX_B, CANFD5_RX_B */
1549 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
1550};
1551static const unsigned int canfd5_data_b_mux[] = {
1552 CANFD5_TX_B_MARK, CANFD5_RX_B_MARK,
1553};
1554
1555/* - CANFD6 ----------------------------------------------------------------- */
1556static const unsigned int canfd6_data_pins[] = {
1557 /* CANFD6_TX, CANFD6_RX */
1558 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
1559};
1560static const unsigned int canfd6_data_mux[] = {
1561 CANFD6_TX_MARK, CANFD6_RX_MARK,
1562};
1563
1564/* - CANFD7 ----------------------------------------------------------------- */
1565static const unsigned int canfd7_data_pins[] = {
1566 /* CANFD7_TX, CANFD7_RX */
1567 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
1568};
1569static const unsigned int canfd7_data_mux[] = {
1570 CANFD7_TX_MARK, CANFD7_RX_MARK,
1571};
1572
1573/* - CANFD Clock ------------------------------------------------------------ */
1574static const unsigned int can_clk_pins[] = {
1575 /* CAN_CLK */
1576 RCAR_GP_PIN(2, 9),
1577};
1578static const unsigned int can_clk_mux[] = {
1579 CAN_CLK_MARK,
1580};
Marek Vasute530c5d2024-12-23 14:34:19 +01001581#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01001582
1583/* - HSCIF0 ----------------------------------------------------------------- */
1584static const unsigned int hscif0_data_pins[] = {
1585 /* HRX0, HTX0 */
1586 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 12),
1587};
1588static const unsigned int hscif0_data_mux[] = {
1589 HRX0_MARK, HTX0_MARK,
1590};
1591static const unsigned int hscif0_clk_pins[] = {
1592 /* HSCK0 */
1593 RCAR_GP_PIN(1, 15),
1594};
1595static const unsigned int hscif0_clk_mux[] = {
1596 HSCK0_MARK,
1597};
1598static const unsigned int hscif0_ctrl_pins[] = {
1599 /* HRTS0_N, HCTS0_N */
1600 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1601};
1602static const unsigned int hscif0_ctrl_mux[] = {
1603 HRTS0_N_MARK, HCTS0_N_MARK,
1604};
1605
1606/* - HSCIF1 ----------------------------------------------------------------- */
Marek Vasut5d7061f2024-09-11 23:09:38 +02001607static const unsigned int hscif1_data_a_pins[] = {
1608 /* HRX1_A, HTX1_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001609 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
1610};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001611static const unsigned int hscif1_data_a_mux[] = {
1612 HRX1_A_MARK, HTX1_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001613};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001614static const unsigned int hscif1_clk_a_pins[] = {
1615 /* HSCK1_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001616 RCAR_GP_PIN(0, 18),
1617};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001618static const unsigned int hscif1_clk_a_mux[] = {
1619 HSCK1_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001620};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001621static const unsigned int hscif1_ctrl_a_pins[] = {
1622 /* HRTS1_N_A, HCTS1_N_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001623 RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
1624};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001625static const unsigned int hscif1_ctrl_a_mux[] = {
1626 HRTS1_N_A_MARK, HCTS1_N_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001627};
1628
Marek Vasut5d7061f2024-09-11 23:09:38 +02001629static const unsigned int hscif1_data_b_pins[] = {
1630 /* HRX1_B, HTX1_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001631 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
1632};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001633static const unsigned int hscif1_data_b_mux[] = {
1634 HRX1_B_MARK, HTX1_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001635};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001636static const unsigned int hscif1_clk_b_pins[] = {
1637 /* HSCK1_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001638 RCAR_GP_PIN(1, 10),
1639};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001640static const unsigned int hscif1_clk_b_mux[] = {
1641 HSCK1_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001642};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001643static const unsigned int hscif1_ctrl_b_pins[] = {
1644 /* HRTS1_N_B, HCTS1_N_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001645 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
1646};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001647static const unsigned int hscif1_ctrl_b_mux[] = {
1648 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001649};
1650
1651/* - HSCIF2 ----------------------------------------------------------------- */
1652static const unsigned int hscif2_data_pins[] = {
1653 /* HRX2, HTX2 */
1654 RCAR_GP_PIN(8, 8), RCAR_GP_PIN(8, 9),
1655};
1656static const unsigned int hscif2_data_mux[] = {
1657 HRX2_MARK, HTX2_MARK,
1658};
1659static const unsigned int hscif2_clk_pins[] = {
1660 /* HSCK2 */
1661 RCAR_GP_PIN(8, 13),
1662};
1663static const unsigned int hscif2_clk_mux[] = {
1664 HSCK2_MARK,
1665};
1666static const unsigned int hscif2_ctrl_pins[] = {
1667 /* HRTS2_N, HCTS2_N */
1668 RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 12),
1669};
1670static const unsigned int hscif2_ctrl_mux[] = {
1671 HRTS2_N_MARK, HCTS2_N_MARK,
1672};
1673
1674/* - HSCIF3 ----------------------------------------------------------------- */
Marek Vasut5d7061f2024-09-11 23:09:38 +02001675static const unsigned int hscif3_data_a_pins[] = {
1676 /* HRX3_A, HTX3_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001677 RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 28),
1678};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001679static const unsigned int hscif3_data_a_mux[] = {
1680 HRX3_A_MARK, HTX3_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001681};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001682static const unsigned int hscif3_clk_a_pins[] = {
1683 /* HSCK3_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001684 RCAR_GP_PIN(1, 25),
1685};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001686static const unsigned int hscif3_clk_a_mux[] = {
1687 HSCK3_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001688};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001689static const unsigned int hscif3_ctrl_a_pins[] = {
1690 /* HRTS3_N_A, HCTS3_N_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001691 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 27),
1692};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001693static const unsigned int hscif3_ctrl_a_mux[] = {
1694 HRTS3_N_A_MARK, HCTS3_N_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001695};
1696
Marek Vasut5d7061f2024-09-11 23:09:38 +02001697static const unsigned int hscif3_data_b_pins[] = {
1698 /* HRX3_B, HTX3_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001699 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 0),
1700};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001701static const unsigned int hscif3_data_b_mux[] = {
1702 HRX3_B_MARK, HTX3_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001703};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001704static const unsigned int hscif3_clk_b_pins[] = {
1705 /* HSCK3_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001706 RCAR_GP_PIN(1, 3),
1707};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001708static const unsigned int hscif3_clk_b_mux[] = {
1709 HSCK3_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001710};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001711static const unsigned int hscif3_ctrl_b_pins[] = {
1712 /* HRTS3_N_B, HCTS3_N_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001713 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
1714};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001715static const unsigned int hscif3_ctrl_b_mux[] = {
1716 HRTS3_N_B_MARK, HCTS3_N_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001717};
1718
1719/* - I2C0 ------------------------------------------------------------------- */
1720static const unsigned int i2c0_pins[] = {
1721 /* SDA0, SCL0 */
1722 RCAR_GP_PIN(8, 1), RCAR_GP_PIN(8, 0),
1723};
1724static const unsigned int i2c0_mux[] = {
1725 SDA0_MARK, SCL0_MARK,
1726};
1727
1728/* - I2C1 ------------------------------------------------------------------- */
1729static const unsigned int i2c1_pins[] = {
1730 /* SDA1, SCL1 */
1731 RCAR_GP_PIN(8, 3), RCAR_GP_PIN(8, 2),
1732};
1733static const unsigned int i2c1_mux[] = {
1734 SDA1_MARK, SCL1_MARK,
1735};
1736
1737/* - I2C2 ------------------------------------------------------------------- */
1738static const unsigned int i2c2_pins[] = {
1739 /* SDA2, SCL2 */
1740 RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 4),
1741};
1742static const unsigned int i2c2_mux[] = {
1743 SDA2_MARK, SCL2_MARK,
1744};
1745
1746/* - I2C3 ------------------------------------------------------------------- */
1747static const unsigned int i2c3_pins[] = {
1748 /* SDA3, SCL3 */
1749 RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 6),
1750};
1751static const unsigned int i2c3_mux[] = {
1752 SDA3_MARK, SCL3_MARK,
1753};
1754
1755/* - I2C4 ------------------------------------------------------------------- */
1756static const unsigned int i2c4_pins[] = {
1757 /* SDA4, SCL4 */
1758 RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 8),
1759};
1760static const unsigned int i2c4_mux[] = {
1761 SDA4_MARK, SCL4_MARK,
1762};
1763
1764/* - I2C5 ------------------------------------------------------------------- */
1765static const unsigned int i2c5_pins[] = {
1766 /* SDA5, SCL5 */
1767 RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 10),
1768};
1769static const unsigned int i2c5_mux[] = {
1770 SDA5_MARK, SCL5_MARK,
1771};
1772
Marek Vasute530c5d2024-12-23 14:34:19 +01001773#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut5d7061f2024-09-11 23:09:38 +02001774/* - INTC-EX ---------------------------------------------------------------- */
1775static const unsigned int intc_ex_irq0_a_pins[] = {
1776 /* IRQ0_A */
1777 RCAR_GP_PIN(0, 6),
1778};
1779static const unsigned int intc_ex_irq0_a_mux[] = {
1780 IRQ0_A_MARK,
1781};
1782static const unsigned int intc_ex_irq0_b_pins[] = {
1783 /* IRQ0_B */
1784 RCAR_GP_PIN(1, 20),
1785};
1786static const unsigned int intc_ex_irq0_b_mux[] = {
1787 IRQ0_B_MARK,
1788};
1789
1790static const unsigned int intc_ex_irq1_a_pins[] = {
1791 /* IRQ1_A */
1792 RCAR_GP_PIN(0, 5),
1793};
1794static const unsigned int intc_ex_irq1_a_mux[] = {
1795 IRQ1_A_MARK,
1796};
1797static const unsigned int intc_ex_irq1_b_pins[] = {
1798 /* IRQ1_B */
1799 RCAR_GP_PIN(1, 21),
1800};
1801static const unsigned int intc_ex_irq1_b_mux[] = {
1802 IRQ1_B_MARK,
1803};
1804
1805static const unsigned int intc_ex_irq2_a_pins[] = {
1806 /* IRQ2_A */
1807 RCAR_GP_PIN(0, 4),
1808};
1809static const unsigned int intc_ex_irq2_a_mux[] = {
1810 IRQ2_A_MARK,
1811};
1812static const unsigned int intc_ex_irq2_b_pins[] = {
1813 /* IRQ2_B */
1814 RCAR_GP_PIN(0, 13),
1815};
1816static const unsigned int intc_ex_irq2_b_mux[] = {
1817 IRQ2_B_MARK,
1818};
1819
1820static const unsigned int intc_ex_irq3_a_pins[] = {
1821 /* IRQ3_A */
1822 RCAR_GP_PIN(0, 3),
1823};
1824static const unsigned int intc_ex_irq3_a_mux[] = {
1825 IRQ3_A_MARK,
1826};
1827static const unsigned int intc_ex_irq3_b_pins[] = {
1828 /* IRQ3_B */
1829 RCAR_GP_PIN(1, 23),
1830};
1831static const unsigned int intc_ex_irq3_b_mux[] = {
1832 IRQ3_B_MARK,
1833};
1834
1835static const unsigned int intc_ex_irq4_a_pins[] = {
1836 /* IRQ4_A */
1837 RCAR_GP_PIN(1, 17),
1838};
1839static const unsigned int intc_ex_irq4_a_mux[] = {
1840 IRQ4_A_MARK,
1841};
1842static const unsigned int intc_ex_irq4_b_pins[] = {
1843 /* IRQ4_B */
1844 RCAR_GP_PIN(2, 3),
1845};
1846static const unsigned int intc_ex_irq4_b_mux[] = {
1847 IRQ4_B_MARK,
1848};
1849
1850static const unsigned int intc_ex_irq5_pins[] = {
1851 /* IRQ5 */
1852 RCAR_GP_PIN(2, 2),
1853};
1854static const unsigned int intc_ex_irq5_mux[] = {
1855 IRQ5_MARK,
1856};
Marek Vasute530c5d2024-12-23 14:34:19 +01001857#endif
Marek Vasut5d7061f2024-09-11 23:09:38 +02001858
Hai Pham9a8aaa32023-02-28 22:37:03 +01001859/* - MMC -------------------------------------------------------------------- */
1860static const unsigned int mmc_data_pins[] = {
1861 /* MMC_SD_D[0:3], MMC_D[4:7] */
1862 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
1863 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 5),
1864 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6),
1865 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
1866};
1867static const unsigned int mmc_data_mux[] = {
1868 MMC_SD_D0_MARK, MMC_SD_D1_MARK,
1869 MMC_SD_D2_MARK, MMC_SD_D3_MARK,
1870 MMC_D4_MARK, MMC_D5_MARK,
1871 MMC_D6_MARK, MMC_D7_MARK,
1872};
1873static const unsigned int mmc_ctrl_pins[] = {
1874 /* MMC_SD_CLK, MMC_SD_CMD */
1875 RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 10),
1876};
1877static const unsigned int mmc_ctrl_mux[] = {
1878 MMC_SD_CLK_MARK, MMC_SD_CMD_MARK,
1879};
1880static const unsigned int mmc_cd_pins[] = {
1881 /* SD_CD */
1882 RCAR_GP_PIN(3, 11),
1883};
1884static const unsigned int mmc_cd_mux[] = {
1885 SD_CD_MARK,
1886};
1887static const unsigned int mmc_wp_pins[] = {
1888 /* SD_WP */
1889 RCAR_GP_PIN(3, 12),
1890};
1891static const unsigned int mmc_wp_mux[] = {
1892 SD_WP_MARK,
1893};
1894static const unsigned int mmc_ds_pins[] = {
1895 /* MMC_DS */
1896 RCAR_GP_PIN(3, 4),
1897};
1898static const unsigned int mmc_ds_mux[] = {
1899 MMC_DS_MARK,
1900};
1901
Marek Vasute530c5d2024-12-23 14:34:19 +01001902#ifdef CONFIG_PINCTRL_PFC_FULL
Hai Pham9a8aaa32023-02-28 22:37:03 +01001903/* - MSIOF0 ----------------------------------------------------------------- */
1904static const unsigned int msiof0_clk_pins[] = {
1905 /* MSIOF0_SCK */
1906 RCAR_GP_PIN(1, 10),
1907};
1908static const unsigned int msiof0_clk_mux[] = {
1909 MSIOF0_SCK_MARK,
1910};
1911static const unsigned int msiof0_sync_pins[] = {
1912 /* MSIOF0_SYNC */
1913 RCAR_GP_PIN(1, 8),
1914};
1915static const unsigned int msiof0_sync_mux[] = {
1916 MSIOF0_SYNC_MARK,
1917};
1918static const unsigned int msiof0_ss1_pins[] = {
1919 /* MSIOF0_SS1 */
1920 RCAR_GP_PIN(1, 7),
1921};
1922static const unsigned int msiof0_ss1_mux[] = {
1923 MSIOF0_SS1_MARK,
1924};
1925static const unsigned int msiof0_ss2_pins[] = {
1926 /* MSIOF0_SS2 */
1927 RCAR_GP_PIN(1, 6),
1928};
1929static const unsigned int msiof0_ss2_mux[] = {
1930 MSIOF0_SS2_MARK,
1931};
1932static const unsigned int msiof0_txd_pins[] = {
1933 /* MSIOF0_TXD */
1934 RCAR_GP_PIN(1, 9),
1935};
1936static const unsigned int msiof0_txd_mux[] = {
1937 MSIOF0_TXD_MARK,
1938};
1939static const unsigned int msiof0_rxd_pins[] = {
1940 /* MSIOF0_RXD */
1941 RCAR_GP_PIN(1, 11),
1942};
1943static const unsigned int msiof0_rxd_mux[] = {
1944 MSIOF0_RXD_MARK,
1945};
1946
1947/* - MSIOF1 ----------------------------------------------------------------- */
1948static const unsigned int msiof1_clk_pins[] = {
1949 /* MSIOF1_SCK */
1950 RCAR_GP_PIN(1, 3),
1951};
1952static const unsigned int msiof1_clk_mux[] = {
1953 MSIOF1_SCK_MARK,
1954};
1955static const unsigned int msiof1_sync_pins[] = {
1956 /* MSIOF1_SYNC */
1957 RCAR_GP_PIN(1, 2),
1958};
1959static const unsigned int msiof1_sync_mux[] = {
1960 MSIOF1_SYNC_MARK,
1961};
1962static const unsigned int msiof1_ss1_pins[] = {
1963 /* MSIOF1_SS1 */
1964 RCAR_GP_PIN(1, 1),
1965};
1966static const unsigned int msiof1_ss1_mux[] = {
1967 MSIOF1_SS1_MARK,
1968};
1969static const unsigned int msiof1_ss2_pins[] = {
1970 /* MSIOF1_SS2 */
1971 RCAR_GP_PIN(1, 0),
1972};
1973static const unsigned int msiof1_ss2_mux[] = {
1974 MSIOF1_SS2_MARK,
1975};
1976static const unsigned int msiof1_txd_pins[] = {
1977 /* MSIOF1_TXD */
1978 RCAR_GP_PIN(1, 4),
1979};
1980static const unsigned int msiof1_txd_mux[] = {
1981 MSIOF1_TXD_MARK,
1982};
1983static const unsigned int msiof1_rxd_pins[] = {
1984 /* MSIOF1_RXD */
1985 RCAR_GP_PIN(1, 5),
1986};
1987static const unsigned int msiof1_rxd_mux[] = {
1988 MSIOF1_RXD_MARK,
1989};
1990
1991/* - MSIOF2 ----------------------------------------------------------------- */
1992static const unsigned int msiof2_clk_pins[] = {
1993 /* MSIOF2_SCK */
1994 RCAR_GP_PIN(0, 17),
1995};
1996static const unsigned int msiof2_clk_mux[] = {
1997 MSIOF2_SCK_MARK,
1998};
1999static const unsigned int msiof2_sync_pins[] = {
2000 /* MSIOF2_SYNC */
2001 RCAR_GP_PIN(0, 15),
2002};
2003static const unsigned int msiof2_sync_mux[] = {
2004 MSIOF2_SYNC_MARK,
2005};
2006static const unsigned int msiof2_ss1_pins[] = {
2007 /* MSIOF2_SS1 */
2008 RCAR_GP_PIN(0, 14),
2009};
2010static const unsigned int msiof2_ss1_mux[] = {
2011 MSIOF2_SS1_MARK,
2012};
2013static const unsigned int msiof2_ss2_pins[] = {
2014 /* MSIOF2_SS2 */
2015 RCAR_GP_PIN(0, 13),
2016};
2017static const unsigned int msiof2_ss2_mux[] = {
2018 MSIOF2_SS2_MARK,
2019};
2020static const unsigned int msiof2_txd_pins[] = {
2021 /* MSIOF2_TXD */
2022 RCAR_GP_PIN(0, 16),
2023};
2024static const unsigned int msiof2_txd_mux[] = {
2025 MSIOF2_TXD_MARK,
2026};
2027static const unsigned int msiof2_rxd_pins[] = {
2028 /* MSIOF2_RXD */
2029 RCAR_GP_PIN(0, 18),
2030};
2031static const unsigned int msiof2_rxd_mux[] = {
2032 MSIOF2_RXD_MARK,
2033};
2034
2035/* - MSIOF3 ----------------------------------------------------------------- */
2036static const unsigned int msiof3_clk_pins[] = {
2037 /* MSIOF3_SCK */
2038 RCAR_GP_PIN(0, 3),
2039};
2040static const unsigned int msiof3_clk_mux[] = {
2041 MSIOF3_SCK_MARK,
2042};
2043static const unsigned int msiof3_sync_pins[] = {
2044 /* MSIOF3_SYNC */
2045 RCAR_GP_PIN(0, 6),
2046};
2047static const unsigned int msiof3_sync_mux[] = {
2048 MSIOF3_SYNC_MARK,
2049};
2050static const unsigned int msiof3_ss1_pins[] = {
2051 /* MSIOF3_SS1 */
2052 RCAR_GP_PIN(0, 1),
2053};
2054static const unsigned int msiof3_ss1_mux[] = {
2055 MSIOF3_SS1_MARK,
2056};
2057static const unsigned int msiof3_ss2_pins[] = {
2058 /* MSIOF3_SS2 */
2059 RCAR_GP_PIN(0, 2),
2060};
2061static const unsigned int msiof3_ss2_mux[] = {
2062 MSIOF3_SS2_MARK,
2063};
2064static const unsigned int msiof3_txd_pins[] = {
2065 /* MSIOF3_TXD */
2066 RCAR_GP_PIN(0, 4),
2067};
2068static const unsigned int msiof3_txd_mux[] = {
2069 MSIOF3_TXD_MARK,
2070};
2071static const unsigned int msiof3_rxd_pins[] = {
2072 /* MSIOF3_RXD */
2073 RCAR_GP_PIN(0, 5),
2074};
2075static const unsigned int msiof3_rxd_mux[] = {
2076 MSIOF3_RXD_MARK,
2077};
2078
2079/* - MSIOF4 ----------------------------------------------------------------- */
2080static const unsigned int msiof4_clk_pins[] = {
2081 /* MSIOF4_SCK */
2082 RCAR_GP_PIN(1, 25),
2083};
2084static const unsigned int msiof4_clk_mux[] = {
2085 MSIOF4_SCK_MARK,
2086};
2087static const unsigned int msiof4_sync_pins[] = {
2088 /* MSIOF4_SYNC */
2089 RCAR_GP_PIN(1, 28),
2090};
2091static const unsigned int msiof4_sync_mux[] = {
2092 MSIOF4_SYNC_MARK,
2093};
2094static const unsigned int msiof4_ss1_pins[] = {
2095 /* MSIOF4_SS1 */
2096 RCAR_GP_PIN(1, 23),
2097};
2098static const unsigned int msiof4_ss1_mux[] = {
2099 MSIOF4_SS1_MARK,
2100};
2101static const unsigned int msiof4_ss2_pins[] = {
2102 /* MSIOF4_SS2 */
2103 RCAR_GP_PIN(1, 24),
2104};
2105static const unsigned int msiof4_ss2_mux[] = {
2106 MSIOF4_SS2_MARK,
2107};
2108static const unsigned int msiof4_txd_pins[] = {
2109 /* MSIOF4_TXD */
2110 RCAR_GP_PIN(1, 26),
2111};
2112static const unsigned int msiof4_txd_mux[] = {
2113 MSIOF4_TXD_MARK,
2114};
2115static const unsigned int msiof4_rxd_pins[] = {
2116 /* MSIOF4_RXD */
2117 RCAR_GP_PIN(1, 27),
2118};
2119static const unsigned int msiof4_rxd_mux[] = {
2120 MSIOF4_RXD_MARK,
2121};
2122
2123/* - MSIOF5 ----------------------------------------------------------------- */
2124static const unsigned int msiof5_clk_pins[] = {
2125 /* MSIOF5_SCK */
2126 RCAR_GP_PIN(0, 11),
2127};
2128static const unsigned int msiof5_clk_mux[] = {
2129 MSIOF5_SCK_MARK,
2130};
2131static const unsigned int msiof5_sync_pins[] = {
2132 /* MSIOF5_SYNC */
2133 RCAR_GP_PIN(0, 9),
2134};
2135static const unsigned int msiof5_sync_mux[] = {
2136 MSIOF5_SYNC_MARK,
2137};
2138static const unsigned int msiof5_ss1_pins[] = {
2139 /* MSIOF5_SS1 */
2140 RCAR_GP_PIN(0, 8),
2141};
2142static const unsigned int msiof5_ss1_mux[] = {
2143 MSIOF5_SS1_MARK,
2144};
2145static const unsigned int msiof5_ss2_pins[] = {
2146 /* MSIOF5_SS2 */
2147 RCAR_GP_PIN(0, 7),
2148};
2149static const unsigned int msiof5_ss2_mux[] = {
2150 MSIOF5_SS2_MARK,
2151};
2152static const unsigned int msiof5_txd_pins[] = {
2153 /* MSIOF5_TXD */
2154 RCAR_GP_PIN(0, 10),
2155};
2156static const unsigned int msiof5_txd_mux[] = {
2157 MSIOF5_TXD_MARK,
2158};
2159static const unsigned int msiof5_rxd_pins[] = {
2160 /* MSIOF5_RXD */
2161 RCAR_GP_PIN(0, 12),
2162};
2163static const unsigned int msiof5_rxd_mux[] = {
2164 MSIOF5_RXD_MARK,
2165};
Marek Vasute530c5d2024-12-23 14:34:19 +01002166#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01002167
2168/* - PCIE ------------------------------------------------------------------- */
2169static const unsigned int pcie0_clkreq_n_pins[] = {
2170 /* PCIE0_CLKREQ_N */
2171 RCAR_GP_PIN(4, 21),
2172};
2173
2174static const unsigned int pcie0_clkreq_n_mux[] = {
2175 PCIE0_CLKREQ_N_MARK,
2176};
2177
2178static const unsigned int pcie1_clkreq_n_pins[] = {
2179 /* PCIE1_CLKREQ_N */
2180 RCAR_GP_PIN(4, 22),
2181};
2182
2183static const unsigned int pcie1_clkreq_n_mux[] = {
2184 PCIE1_CLKREQ_N_MARK,
2185};
2186
Marek Vasute530c5d2024-12-23 14:34:19 +01002187#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut5d7061f2024-09-11 23:09:38 +02002188/* - PWM0 ------------------------------------------------------------------- */
2189static const unsigned int pwm0_pins[] = {
2190 /* PWM0 */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002191 RCAR_GP_PIN(1, 15),
2192};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002193static const unsigned int pwm0_mux[] = {
2194 PWM0_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002195};
2196
Marek Vasut5d7061f2024-09-11 23:09:38 +02002197/* - PWM1 ------------------------------------------------------------------- */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002198static const unsigned int pwm1_a_pins[] = {
2199 /* PWM1_A */
2200 RCAR_GP_PIN(3, 13),
2201};
2202static const unsigned int pwm1_a_mux[] = {
2203 PWM1_A_MARK,
2204};
2205
Hai Pham9a8aaa32023-02-28 22:37:03 +01002206static const unsigned int pwm1_b_pins[] = {
2207 /* PWM1_B */
2208 RCAR_GP_PIN(2, 13),
2209};
2210static const unsigned int pwm1_b_mux[] = {
2211 PWM1_B_MARK,
2212};
2213
Marek Vasut5d7061f2024-09-11 23:09:38 +02002214/* - PWM2 ------------------------------------------------------------------- */
2215static const unsigned int pwm2_pins[] = {
2216 /* PWM2 */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002217 RCAR_GP_PIN(2, 14),
2218};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002219static const unsigned int pwm2_mux[] = {
2220 PWM2_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002221};
2222
Marek Vasut5d7061f2024-09-11 23:09:38 +02002223/* - PWM3 ------------------------------------------------------------------- */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002224static const unsigned int pwm3_a_pins[] = {
2225 /* PWM3_A */
2226 RCAR_GP_PIN(1, 22),
2227};
2228static const unsigned int pwm3_a_mux[] = {
2229 PWM3_A_MARK,
2230};
2231
Hai Pham9a8aaa32023-02-28 22:37:03 +01002232static const unsigned int pwm3_b_pins[] = {
2233 /* PWM3_B */
2234 RCAR_GP_PIN(2, 15),
2235};
2236static const unsigned int pwm3_b_mux[] = {
2237 PWM3_B_MARK,
2238};
2239
2240/* - PWM4 ------------------------------------------------------------------- */
2241static const unsigned int pwm4_pins[] = {
2242 /* PWM4 */
2243 RCAR_GP_PIN(2, 16),
2244};
2245static const unsigned int pwm4_mux[] = {
2246 PWM4_MARK,
2247};
2248
2249/* - PWM5 ------------------------------------------------------------------- */
2250static const unsigned int pwm5_pins[] = {
2251 /* PWM5 */
2252 RCAR_GP_PIN(2, 17),
2253};
2254static const unsigned int pwm5_mux[] = {
2255 PWM5_MARK,
2256};
2257
2258/* - PWM6 ------------------------------------------------------------------- */
2259static const unsigned int pwm6_pins[] = {
2260 /* PWM6 */
2261 RCAR_GP_PIN(2, 18),
2262};
2263static const unsigned int pwm6_mux[] = {
2264 PWM6_MARK,
2265};
2266
2267/* - PWM7 ------------------------------------------------------------------- */
2268static const unsigned int pwm7_pins[] = {
2269 /* PWM7 */
2270 RCAR_GP_PIN(2, 19),
2271};
2272static const unsigned int pwm7_mux[] = {
2273 PWM7_MARK,
2274};
2275
Marek Vasut5d7061f2024-09-11 23:09:38 +02002276/* - PWM8 ------------------------------------------------------------------- */
2277static const unsigned int pwm8_pins[] = {
2278 /* PWM8 */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002279 RCAR_GP_PIN(1, 13),
2280};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002281static const unsigned int pwm8_mux[] = {
2282 PWM8_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002283};
2284
Marek Vasut5d7061f2024-09-11 23:09:38 +02002285/* - PWM9 ------------------------------------------------------------------- */
2286static const unsigned int pwm9_pins[] = {
2287 /* PWM9 */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002288 RCAR_GP_PIN(1, 14),
2289};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002290static const unsigned int pwm9_mux[] = {
2291 PWM9_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002292};
Marek Vasute530c5d2024-12-23 14:34:19 +01002293#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01002294
2295/* - QSPI0 ------------------------------------------------------------------ */
2296static const unsigned int qspi0_ctrl_pins[] = {
2297 /* SPCLK, SSL */
2298 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 15),
2299};
2300static const unsigned int qspi0_ctrl_mux[] = {
2301 QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
2302};
2303static const unsigned int qspi0_data_pins[] = {
2304 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2305 RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2306 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
2307};
2308static const unsigned int qspi0_data_mux[] = {
2309 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
2310 QSPI0_IO2_MARK, QSPI0_IO3_MARK
2311};
2312
2313/* - QSPI1 ------------------------------------------------------------------ */
2314static const unsigned int qspi1_ctrl_pins[] = {
2315 /* SPCLK, SSL */
2316 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 25),
2317};
2318static const unsigned int qspi1_ctrl_mux[] = {
2319 QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
2320};
2321static const unsigned int qspi1_data_pins[] = {
2322 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2323 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 23),
2324 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 26),
2325};
2326static const unsigned int qspi1_data_mux[] = {
2327 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
2328 QSPI1_IO2_MARK, QSPI1_IO3_MARK
2329};
2330
2331/* - SCIF0 ------------------------------------------------------------------ */
2332static const unsigned int scif0_data_pins[] = {
2333 /* RX0, TX0 */
2334 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 12),
2335};
2336static const unsigned int scif0_data_mux[] = {
2337 RX0_MARK, TX0_MARK,
2338};
2339static const unsigned int scif0_clk_pins[] = {
2340 /* SCK0 */
2341 RCAR_GP_PIN(1, 15),
2342};
2343static const unsigned int scif0_clk_mux[] = {
2344 SCK0_MARK,
2345};
2346static const unsigned int scif0_ctrl_pins[] = {
2347 /* RTS0_N, CTS0_N */
2348 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2349};
2350static const unsigned int scif0_ctrl_mux[] = {
2351 RTS0_N_MARK, CTS0_N_MARK,
2352};
2353
2354/* - SCIF1 ------------------------------------------------------------------ */
Marek Vasut5d7061f2024-09-11 23:09:38 +02002355static const unsigned int scif1_data_a_pins[] = {
2356 /* RX1_A, TX1_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002357 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
2358};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002359static const unsigned int scif1_data_a_mux[] = {
2360 RX1_A_MARK, TX1_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002361};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002362static const unsigned int scif1_clk_a_pins[] = {
2363 /* SCK1_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002364 RCAR_GP_PIN(0, 18),
2365};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002366static const unsigned int scif1_clk_a_mux[] = {
2367 SCK1_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002368};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002369static const unsigned int scif1_ctrl_a_pins[] = {
2370 /* RTS1_N_A, CTS1_N_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002371 RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
2372};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002373static const unsigned int scif1_ctrl_a_mux[] = {
2374 RTS1_N_A_MARK, CTS1_N_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002375};
2376
Marek Vasut5d7061f2024-09-11 23:09:38 +02002377static const unsigned int scif1_data_b_pins[] = {
2378 /* RX1_B, TX1_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002379 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
2380};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002381static const unsigned int scif1_data_b_mux[] = {
2382 RX1_B_MARK, TX1_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002383};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002384static const unsigned int scif1_clk_b_pins[] = {
2385 /* SCK1_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002386 RCAR_GP_PIN(1, 10),
2387};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002388static const unsigned int scif1_clk_b_mux[] = {
2389 SCK1_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002390};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002391static const unsigned int scif1_ctrl_b_pins[] = {
2392 /* RTS1_N_B, CTS1_N_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002393 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
2394};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002395static const unsigned int scif1_ctrl_b_mux[] = {
2396 RTS1_N_B_MARK, CTS1_N_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002397};
2398
2399/* - SCIF3 ------------------------------------------------------------------ */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002400static const unsigned int scif3_data_a_pins[] = {
2401 /* RX3_A, TX3_A */
2402 RCAR_GP_PIN(1, 27), RCAR_GP_PIN(1, 28),
2403};
2404static const unsigned int scif3_data_a_mux[] = {
2405 RX3_A_MARK, TX3_A_MARK,
2406};
2407static const unsigned int scif3_clk_a_pins[] = {
2408 /* SCK3_A */
2409 RCAR_GP_PIN(1, 24),
2410};
2411static const unsigned int scif3_clk_a_mux[] = {
2412 SCK3_A_MARK,
2413};
2414static const unsigned int scif3_ctrl_a_pins[] = {
2415 /* RTS3_N_A, CTS3_N_A */
2416 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2417};
2418static const unsigned int scif3_ctrl_a_mux[] = {
2419 RTS3_N_A_MARK, CTS3_N_A_MARK,
2420};
2421
Marek Vasut5d7061f2024-09-11 23:09:38 +02002422static const unsigned int scif3_data_b_pins[] = {
2423 /* RX3_B, TX3_B */
2424 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
2425};
2426static const unsigned int scif3_data_b_mux[] = {
2427 RX3_B_MARK, TX3_B_MARK,
2428};
2429static const unsigned int scif3_clk_b_pins[] = {
2430 /* SCK3_B */
2431 RCAR_GP_PIN(1, 4),
2432};
2433static const unsigned int scif3_clk_b_mux[] = {
2434 SCK3_B_MARK,
2435};
2436static const unsigned int scif3_ctrl_b_pins[] = {
2437 /* RTS3_N_B, CTS3_N_B */
2438 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
2439};
2440static const unsigned int scif3_ctrl_b_mux[] = {
2441 RTS3_N_B_MARK, CTS3_N_B_MARK,
2442};
2443
Hai Pham9a8aaa32023-02-28 22:37:03 +01002444/* - SCIF4 ------------------------------------------------------------------ */
2445static const unsigned int scif4_data_pins[] = {
2446 /* RX4, TX4 */
2447 RCAR_GP_PIN(8, 13), RCAR_GP_PIN(8, 12),
2448};
2449static const unsigned int scif4_data_mux[] = {
2450 RX4_MARK, TX4_MARK,
2451};
2452static const unsigned int scif4_clk_pins[] = {
2453 /* SCK4 */
2454 RCAR_GP_PIN(8, 8),
2455};
2456static const unsigned int scif4_clk_mux[] = {
2457 SCK4_MARK,
2458};
2459static const unsigned int scif4_ctrl_pins[] = {
2460 /* RTS4_N, CTS4_N */
2461 RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 9),
2462};
2463static const unsigned int scif4_ctrl_mux[] = {
2464 RTS4_N_MARK, CTS4_N_MARK,
2465};
2466
2467/* - SCIF Clock ------------------------------------------------------------- */
2468static const unsigned int scif_clk_pins[] = {
2469 /* SCIF_CLK */
2470 RCAR_GP_PIN(1, 17),
2471};
2472static const unsigned int scif_clk_mux[] = {
2473 SCIF_CLK_MARK,
2474};
2475
Marek Vasut5a5b2a32024-06-19 00:54:20 +02002476static const unsigned int scif_clk2_pins[] = {
2477 /* SCIF_CLK2 */
2478 RCAR_GP_PIN(8, 11),
2479};
2480static const unsigned int scif_clk2_mux[] = {
2481 SCIF_CLK2_MARK,
2482};
2483
Marek Vasute530c5d2024-12-23 14:34:19 +01002484#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002485/* - SSI ------------------------------------------------- */
2486static const unsigned int ssi_data_pins[] = {
2487 /* SSI_SD */
2488 RCAR_GP_PIN(1, 20),
2489};
2490static const unsigned int ssi_data_mux[] = {
2491 SSI_SD_MARK,
2492};
2493static const unsigned int ssi_ctrl_pins[] = {
2494 /* SSI_SCK, SSI_WS */
2495 RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
2496};
2497static const unsigned int ssi_ctrl_mux[] = {
2498 SSI_SCK_MARK, SSI_WS_MARK,
2499};
Marek Vasute530c5d2024-12-23 14:34:19 +01002500#endif
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002501
Marek Vasut5d7061f2024-09-11 23:09:38 +02002502/* - TPU -------------------------------------------------------------------- */
2503static const unsigned int tpu_to0_a_pins[] = {
2504 /* TPU0TO0_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002505 RCAR_GP_PIN(2, 8),
2506};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002507static const unsigned int tpu_to0_a_mux[] = {
2508 TPU0TO0_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002509};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002510static const unsigned int tpu_to1_a_pins[] = {
2511 /* TPU0TO1_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002512 RCAR_GP_PIN(2, 7),
2513};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002514static const unsigned int tpu_to1_a_mux[] = {
2515 TPU0TO1_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002516};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002517static const unsigned int tpu_to2_a_pins[] = {
2518 /* TPU0TO2_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002519 RCAR_GP_PIN(2, 12),
2520};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002521static const unsigned int tpu_to2_a_mux[] = {
2522 TPU0TO2_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002523};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002524static const unsigned int tpu_to3_a_pins[] = {
2525 /* TPU0TO3_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002526 RCAR_GP_PIN(2, 13),
2527};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002528static const unsigned int tpu_to3_a_mux[] = {
2529 TPU0TO3_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002530};
2531
Marek Vasut5d7061f2024-09-11 23:09:38 +02002532static const unsigned int tpu_to0_b_pins[] = {
2533 /* TPU0TO0_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002534 RCAR_GP_PIN(1, 25),
2535};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002536static const unsigned int tpu_to0_b_mux[] = {
2537 TPU0TO0_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002538};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002539static const unsigned int tpu_to1_b_pins[] = {
2540 /* TPU0TO1_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002541 RCAR_GP_PIN(1, 26),
2542};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002543static const unsigned int tpu_to1_b_mux[] = {
2544 TPU0TO1_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002545};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002546static const unsigned int tpu_to2_b_pins[] = {
2547 /* TPU0TO2_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002548 RCAR_GP_PIN(2, 0),
2549};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002550static const unsigned int tpu_to2_b_mux[] = {
2551 TPU0TO2_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002552};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002553static const unsigned int tpu_to3_b_pins[] = {
2554 /* TPU0TO3_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002555 RCAR_GP_PIN(2, 1),
2556};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002557static const unsigned int tpu_to3_b_mux[] = {
2558 TPU0TO3_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002559};
2560
2561/* - TSN0 ------------------------------------------------ */
2562static const unsigned int tsn0_link_pins[] = {
2563 /* TSN0_LINK */
2564 RCAR_GP_PIN(4, 4),
2565};
2566static const unsigned int tsn0_link_mux[] = {
2567 TSN0_LINK_MARK,
2568};
2569static const unsigned int tsn0_phy_int_pins[] = {
2570 /* TSN0_PHY_INT */
2571 RCAR_GP_PIN(4, 3),
2572};
2573static const unsigned int tsn0_phy_int_mux[] = {
2574 TSN0_PHY_INT_MARK,
2575};
2576static const unsigned int tsn0_mdio_pins[] = {
2577 /* TSN0_MDC, TSN0_MDIO */
2578 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
2579};
2580static const unsigned int tsn0_mdio_mux[] = {
2581 TSN0_MDC_MARK, TSN0_MDIO_MARK,
2582};
2583static const unsigned int tsn0_rgmii_pins[] = {
2584 /*
2585 * TSN0_TX_CTL, TSN0_TXC, TSN0_TD0, TSN0_TD1, TSN0_TD2, TSN0_TD3,
2586 * TSN0_RX_CTL, TSN0_RXC, TSN0_RD0, TSN0_RD1, TSN0_RD2, TSN0_RD3,
2587 */
2588 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 12),
2589 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14),
2590 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
2591 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 11),
2592 RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 13),
2593 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
2594};
2595static const unsigned int tsn0_rgmii_mux[] = {
2596 TSN0_TX_CTL_MARK, TSN0_TXC_MARK,
2597 TSN0_TD0_MARK, TSN0_TD1_MARK,
2598 TSN0_TD2_MARK, TSN0_TD3_MARK,
2599 TSN0_RX_CTL_MARK, TSN0_RXC_MARK,
2600 TSN0_RD0_MARK, TSN0_RD1_MARK,
2601 TSN0_RD2_MARK, TSN0_RD3_MARK,
2602};
2603static const unsigned int tsn0_txcrefclk_pins[] = {
2604 /* TSN0_TXCREFCLK */
2605 RCAR_GP_PIN(4, 20),
2606};
2607static const unsigned int tsn0_txcrefclk_mux[] = {
2608 TSN0_TXCREFCLK_MARK,
2609};
2610static const unsigned int tsn0_avtp_pps_pins[] = {
2611 /* TSN0_AVTP_PPS0, TSN0_AVTP_PPS1 */
2612 RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 2),
2613};
2614static const unsigned int tsn0_avtp_pps_mux[] = {
2615 TSN0_AVTP_PPS0_MARK, TSN0_AVTP_PPS1_MARK,
2616};
2617static const unsigned int tsn0_avtp_capture_pins[] = {
2618 /* TSN0_AVTP_CAPTURE */
2619 RCAR_GP_PIN(4, 6),
2620};
2621static const unsigned int tsn0_avtp_capture_mux[] = {
2622 TSN0_AVTP_CAPTURE_MARK,
2623};
2624static const unsigned int tsn0_avtp_match_pins[] = {
2625 /* TSN0_AVTP_MATCH */
2626 RCAR_GP_PIN(4, 5),
2627};
2628static const unsigned int tsn0_avtp_match_mux[] = {
2629 TSN0_AVTP_MATCH_MARK,
2630};
2631
2632static const struct sh_pfc_pin_group pinmux_groups[] = {
Marek Vasute530c5d2024-12-23 14:34:19 +01002633#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002634 SH_PFC_PIN_GROUP(audio_clkin),
2635 SH_PFC_PIN_GROUP(audio_clkout),
Marek Vasute530c5d2024-12-23 14:34:19 +01002636#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01002637 SH_PFC_PIN_GROUP(avb0_link),
2638 SH_PFC_PIN_GROUP(avb0_magic),
2639 SH_PFC_PIN_GROUP(avb0_phy_int),
2640 SH_PFC_PIN_GROUP(avb0_mdio),
2641 SH_PFC_PIN_GROUP(avb0_rgmii),
2642 SH_PFC_PIN_GROUP(avb0_txcrefclk),
2643 SH_PFC_PIN_GROUP(avb0_avtp_pps),
2644 SH_PFC_PIN_GROUP(avb0_avtp_capture),
2645 SH_PFC_PIN_GROUP(avb0_avtp_match),
2646
2647 SH_PFC_PIN_GROUP(avb1_link),
2648 SH_PFC_PIN_GROUP(avb1_magic),
2649 SH_PFC_PIN_GROUP(avb1_phy_int),
2650 SH_PFC_PIN_GROUP(avb1_mdio),
2651 SH_PFC_PIN_GROUP(avb1_rgmii),
2652 SH_PFC_PIN_GROUP(avb1_txcrefclk),
2653 SH_PFC_PIN_GROUP(avb1_avtp_pps),
2654 SH_PFC_PIN_GROUP(avb1_avtp_capture),
2655 SH_PFC_PIN_GROUP(avb1_avtp_match),
2656
2657 SH_PFC_PIN_GROUP(avb2_link),
2658 SH_PFC_PIN_GROUP(avb2_magic),
2659 SH_PFC_PIN_GROUP(avb2_phy_int),
2660 SH_PFC_PIN_GROUP(avb2_mdio),
2661 SH_PFC_PIN_GROUP(avb2_rgmii),
2662 SH_PFC_PIN_GROUP(avb2_txcrefclk),
2663 SH_PFC_PIN_GROUP(avb2_avtp_pps),
2664 SH_PFC_PIN_GROUP(avb2_avtp_capture),
2665 SH_PFC_PIN_GROUP(avb2_avtp_match),
2666
Marek Vasute530c5d2024-12-23 14:34:19 +01002667#ifdef CONFIG_PINCTRL_PFC_FULL
Hai Pham9a8aaa32023-02-28 22:37:03 +01002668 SH_PFC_PIN_GROUP(canfd0_data),
2669 SH_PFC_PIN_GROUP(canfd1_data),
2670 SH_PFC_PIN_GROUP(canfd2_data),
2671 SH_PFC_PIN_GROUP(canfd3_data),
2672 SH_PFC_PIN_GROUP(canfd4_data),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002673 SH_PFC_PIN_GROUP(canfd5_data_a),
2674 SH_PFC_PIN_GROUP(canfd5_data_b),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002675 SH_PFC_PIN_GROUP(canfd6_data),
2676 SH_PFC_PIN_GROUP(canfd7_data),
2677 SH_PFC_PIN_GROUP(can_clk),
Marek Vasute530c5d2024-12-23 14:34:19 +01002678#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01002679
2680 SH_PFC_PIN_GROUP(hscif0_data),
2681 SH_PFC_PIN_GROUP(hscif0_clk),
2682 SH_PFC_PIN_GROUP(hscif0_ctrl),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002683 SH_PFC_PIN_GROUP(hscif1_data_a),
2684 SH_PFC_PIN_GROUP(hscif1_clk_a),
2685 SH_PFC_PIN_GROUP(hscif1_ctrl_a),
2686 SH_PFC_PIN_GROUP(hscif1_data_b),
2687 SH_PFC_PIN_GROUP(hscif1_clk_b),
2688 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002689 SH_PFC_PIN_GROUP(hscif2_data),
2690 SH_PFC_PIN_GROUP(hscif2_clk),
2691 SH_PFC_PIN_GROUP(hscif2_ctrl),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002692 SH_PFC_PIN_GROUP(hscif3_data_a),
2693 SH_PFC_PIN_GROUP(hscif3_clk_a),
2694 SH_PFC_PIN_GROUP(hscif3_ctrl_a),
2695 SH_PFC_PIN_GROUP(hscif3_data_b),
2696 SH_PFC_PIN_GROUP(hscif3_clk_b),
2697 SH_PFC_PIN_GROUP(hscif3_ctrl_b),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002698
2699 SH_PFC_PIN_GROUP(i2c0),
2700 SH_PFC_PIN_GROUP(i2c1),
2701 SH_PFC_PIN_GROUP(i2c2),
2702 SH_PFC_PIN_GROUP(i2c3),
2703 SH_PFC_PIN_GROUP(i2c4),
2704 SH_PFC_PIN_GROUP(i2c5),
2705
Marek Vasute530c5d2024-12-23 14:34:19 +01002706#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut5d7061f2024-09-11 23:09:38 +02002707 SH_PFC_PIN_GROUP(intc_ex_irq0_a),
2708 SH_PFC_PIN_GROUP(intc_ex_irq0_b),
2709 SH_PFC_PIN_GROUP(intc_ex_irq1_a),
2710 SH_PFC_PIN_GROUP(intc_ex_irq1_b),
2711 SH_PFC_PIN_GROUP(intc_ex_irq2_a),
2712 SH_PFC_PIN_GROUP(intc_ex_irq2_b),
2713 SH_PFC_PIN_GROUP(intc_ex_irq3_a),
2714 SH_PFC_PIN_GROUP(intc_ex_irq3_b),
2715 SH_PFC_PIN_GROUP(intc_ex_irq4_a),
2716 SH_PFC_PIN_GROUP(intc_ex_irq4_b),
2717 SH_PFC_PIN_GROUP(intc_ex_irq5),
Marek Vasute530c5d2024-12-23 14:34:19 +01002718#endif
Marek Vasut5d7061f2024-09-11 23:09:38 +02002719
Hai Pham9a8aaa32023-02-28 22:37:03 +01002720 BUS_DATA_PIN_GROUP(mmc_data, 1),
2721 BUS_DATA_PIN_GROUP(mmc_data, 4),
2722 BUS_DATA_PIN_GROUP(mmc_data, 8),
2723 SH_PFC_PIN_GROUP(mmc_ctrl),
2724 SH_PFC_PIN_GROUP(mmc_cd),
2725 SH_PFC_PIN_GROUP(mmc_wp),
2726 SH_PFC_PIN_GROUP(mmc_ds),
2727
Marek Vasute530c5d2024-12-23 14:34:19 +01002728#ifdef CONFIG_PINCTRL_PFC_FULL
Hai Pham9a8aaa32023-02-28 22:37:03 +01002729 SH_PFC_PIN_GROUP(msiof0_clk),
2730 SH_PFC_PIN_GROUP(msiof0_sync),
2731 SH_PFC_PIN_GROUP(msiof0_ss1),
2732 SH_PFC_PIN_GROUP(msiof0_ss2),
2733 SH_PFC_PIN_GROUP(msiof0_txd),
2734 SH_PFC_PIN_GROUP(msiof0_rxd),
2735
2736 SH_PFC_PIN_GROUP(msiof1_clk),
2737 SH_PFC_PIN_GROUP(msiof1_sync),
2738 SH_PFC_PIN_GROUP(msiof1_ss1),
2739 SH_PFC_PIN_GROUP(msiof1_ss2),
2740 SH_PFC_PIN_GROUP(msiof1_txd),
2741 SH_PFC_PIN_GROUP(msiof1_rxd),
2742
2743 SH_PFC_PIN_GROUP(msiof2_clk),
2744 SH_PFC_PIN_GROUP(msiof2_sync),
2745 SH_PFC_PIN_GROUP(msiof2_ss1),
2746 SH_PFC_PIN_GROUP(msiof2_ss2),
2747 SH_PFC_PIN_GROUP(msiof2_txd),
2748 SH_PFC_PIN_GROUP(msiof2_rxd),
2749
2750 SH_PFC_PIN_GROUP(msiof3_clk),
2751 SH_PFC_PIN_GROUP(msiof3_sync),
2752 SH_PFC_PIN_GROUP(msiof3_ss1),
2753 SH_PFC_PIN_GROUP(msiof3_ss2),
2754 SH_PFC_PIN_GROUP(msiof3_txd),
2755 SH_PFC_PIN_GROUP(msiof3_rxd),
2756
2757 SH_PFC_PIN_GROUP(msiof4_clk),
2758 SH_PFC_PIN_GROUP(msiof4_sync),
2759 SH_PFC_PIN_GROUP(msiof4_ss1),
2760 SH_PFC_PIN_GROUP(msiof4_ss2),
2761 SH_PFC_PIN_GROUP(msiof4_txd),
2762 SH_PFC_PIN_GROUP(msiof4_rxd),
2763
2764 SH_PFC_PIN_GROUP(msiof5_clk),
2765 SH_PFC_PIN_GROUP(msiof5_sync),
2766 SH_PFC_PIN_GROUP(msiof5_ss1),
2767 SH_PFC_PIN_GROUP(msiof5_ss2),
2768 SH_PFC_PIN_GROUP(msiof5_txd),
2769 SH_PFC_PIN_GROUP(msiof5_rxd),
Marek Vasute530c5d2024-12-23 14:34:19 +01002770#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01002771
2772 SH_PFC_PIN_GROUP(pcie0_clkreq_n),
2773 SH_PFC_PIN_GROUP(pcie1_clkreq_n),
2774
Marek Vasute530c5d2024-12-23 14:34:19 +01002775#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut5d7061f2024-09-11 23:09:38 +02002776 SH_PFC_PIN_GROUP(pwm0),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002777 SH_PFC_PIN_GROUP(pwm1_a),
2778 SH_PFC_PIN_GROUP(pwm1_b),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002779 SH_PFC_PIN_GROUP(pwm2),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002780 SH_PFC_PIN_GROUP(pwm3_a),
2781 SH_PFC_PIN_GROUP(pwm3_b),
2782 SH_PFC_PIN_GROUP(pwm4),
2783 SH_PFC_PIN_GROUP(pwm5),
2784 SH_PFC_PIN_GROUP(pwm6),
2785 SH_PFC_PIN_GROUP(pwm7),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002786 SH_PFC_PIN_GROUP(pwm8),
2787 SH_PFC_PIN_GROUP(pwm9),
Marek Vasute530c5d2024-12-23 14:34:19 +01002788#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01002789
2790 SH_PFC_PIN_GROUP(qspi0_ctrl),
2791 BUS_DATA_PIN_GROUP(qspi0_data, 2),
2792 BUS_DATA_PIN_GROUP(qspi0_data, 4),
2793 SH_PFC_PIN_GROUP(qspi1_ctrl),
2794 BUS_DATA_PIN_GROUP(qspi1_data, 2),
2795 BUS_DATA_PIN_GROUP(qspi1_data, 4),
2796
2797 SH_PFC_PIN_GROUP(scif0_data),
2798 SH_PFC_PIN_GROUP(scif0_clk),
2799 SH_PFC_PIN_GROUP(scif0_ctrl),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002800 SH_PFC_PIN_GROUP(scif1_data_a),
2801 SH_PFC_PIN_GROUP(scif1_clk_a),
2802 SH_PFC_PIN_GROUP(scif1_ctrl_a),
2803 SH_PFC_PIN_GROUP(scif1_data_b),
2804 SH_PFC_PIN_GROUP(scif1_clk_b),
2805 SH_PFC_PIN_GROUP(scif1_ctrl_b),
2806 SH_PFC_PIN_GROUP(scif3_data_a),
2807 SH_PFC_PIN_GROUP(scif3_clk_a),
2808 SH_PFC_PIN_GROUP(scif3_ctrl_a),
2809 SH_PFC_PIN_GROUP(scif3_data_b),
2810 SH_PFC_PIN_GROUP(scif3_clk_b),
2811 SH_PFC_PIN_GROUP(scif3_ctrl_b),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002812 SH_PFC_PIN_GROUP(scif4_data),
2813 SH_PFC_PIN_GROUP(scif4_clk),
2814 SH_PFC_PIN_GROUP(scif4_ctrl),
2815 SH_PFC_PIN_GROUP(scif_clk),
Marek Vasut5a5b2a32024-06-19 00:54:20 +02002816 SH_PFC_PIN_GROUP(scif_clk2),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002817
Marek Vasute530c5d2024-12-23 14:34:19 +01002818#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002819 SH_PFC_PIN_GROUP(ssi_data),
2820 SH_PFC_PIN_GROUP(ssi_ctrl),
Marek Vasute530c5d2024-12-23 14:34:19 +01002821#endif
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002822
Marek Vasut5d7061f2024-09-11 23:09:38 +02002823 SH_PFC_PIN_GROUP(tpu_to0_a),
2824 SH_PFC_PIN_GROUP(tpu_to0_b),
2825 SH_PFC_PIN_GROUP(tpu_to1_a),
2826 SH_PFC_PIN_GROUP(tpu_to1_b),
2827 SH_PFC_PIN_GROUP(tpu_to2_a),
2828 SH_PFC_PIN_GROUP(tpu_to2_b),
2829 SH_PFC_PIN_GROUP(tpu_to3_a),
2830 SH_PFC_PIN_GROUP(tpu_to3_b),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002831
2832 SH_PFC_PIN_GROUP(tsn0_link),
2833 SH_PFC_PIN_GROUP(tsn0_phy_int),
2834 SH_PFC_PIN_GROUP(tsn0_mdio),
2835 SH_PFC_PIN_GROUP(tsn0_rgmii),
2836 SH_PFC_PIN_GROUP(tsn0_txcrefclk),
2837 SH_PFC_PIN_GROUP(tsn0_avtp_pps),
2838 SH_PFC_PIN_GROUP(tsn0_avtp_capture),
2839 SH_PFC_PIN_GROUP(tsn0_avtp_match),
2840};
2841
Marek Vasute530c5d2024-12-23 14:34:19 +01002842#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002843static const char * const audio_clk_groups[] = {
2844 "audio_clkin",
2845 "audio_clkout",
2846};
Marek Vasute530c5d2024-12-23 14:34:19 +01002847#endif
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002848
Hai Pham9a8aaa32023-02-28 22:37:03 +01002849static const char * const avb0_groups[] = {
2850 "avb0_link",
2851 "avb0_magic",
2852 "avb0_phy_int",
2853 "avb0_mdio",
2854 "avb0_rgmii",
2855 "avb0_txcrefclk",
2856 "avb0_avtp_pps",
2857 "avb0_avtp_capture",
2858 "avb0_avtp_match",
2859};
2860
2861static const char * const avb1_groups[] = {
2862 "avb1_link",
2863 "avb1_magic",
2864 "avb1_phy_int",
2865 "avb1_mdio",
2866 "avb1_rgmii",
2867 "avb1_txcrefclk",
2868 "avb1_avtp_pps",
2869 "avb1_avtp_capture",
2870 "avb1_avtp_match",
2871};
2872
2873static const char * const avb2_groups[] = {
2874 "avb2_link",
2875 "avb2_magic",
2876 "avb2_phy_int",
2877 "avb2_mdio",
2878 "avb2_rgmii",
2879 "avb2_txcrefclk",
2880 "avb2_avtp_pps",
2881 "avb2_avtp_capture",
2882 "avb2_avtp_match",
2883};
2884
Marek Vasute530c5d2024-12-23 14:34:19 +01002885#ifdef CONFIG_PINCTRL_PFC_FULL
Hai Pham9a8aaa32023-02-28 22:37:03 +01002886static const char * const canfd0_groups[] = {
2887 "canfd0_data",
2888};
2889
2890static const char * const canfd1_groups[] = {
2891 "canfd1_data",
2892};
2893
2894static const char * const canfd2_groups[] = {
2895 "canfd2_data",
2896};
2897
2898static const char * const canfd3_groups[] = {
2899 "canfd3_data",
2900};
2901
2902static const char * const canfd4_groups[] = {
2903 "canfd4_data",
2904};
2905
2906static const char * const canfd5_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02002907 "canfd5_data_a",
Hai Pham9a8aaa32023-02-28 22:37:03 +01002908 "canfd5_data_b",
2909};
2910
2911static const char * const canfd6_groups[] = {
2912 "canfd6_data",
2913};
2914
2915static const char * const canfd7_groups[] = {
2916 "canfd7_data",
2917};
2918
2919static const char * const can_clk_groups[] = {
2920 "can_clk",
2921};
Marek Vasute530c5d2024-12-23 14:34:19 +01002922#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01002923
2924static const char * const hscif0_groups[] = {
2925 "hscif0_data",
2926 "hscif0_clk",
2927 "hscif0_ctrl",
2928};
2929
2930static const char * const hscif1_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02002931 "hscif1_data_a",
2932 "hscif1_clk_a",
2933 "hscif1_ctrl_a",
2934 "hscif1_data_b",
2935 "hscif1_clk_b",
2936 "hscif1_ctrl_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01002937};
2938
2939static const char * const hscif2_groups[] = {
2940 "hscif2_data",
2941 "hscif2_clk",
2942 "hscif2_ctrl",
2943};
2944
2945static const char * const hscif3_groups[] = {
Hai Pham9a8aaa32023-02-28 22:37:03 +01002946 "hscif3_data_a",
2947 "hscif3_clk_a",
2948 "hscif3_ctrl_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02002949 "hscif3_data_b",
2950 "hscif3_clk_b",
2951 "hscif3_ctrl_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01002952};
2953
2954static const char * const i2c0_groups[] = {
2955 "i2c0",
2956};
2957
2958static const char * const i2c1_groups[] = {
2959 "i2c1",
2960};
2961
2962static const char * const i2c2_groups[] = {
2963 "i2c2",
2964};
2965
2966static const char * const i2c3_groups[] = {
2967 "i2c3",
2968};
2969
2970static const char * const i2c4_groups[] = {
2971 "i2c4",
2972};
2973
2974static const char * const i2c5_groups[] = {
2975 "i2c5",
2976};
2977
Marek Vasute530c5d2024-12-23 14:34:19 +01002978#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut5d7061f2024-09-11 23:09:38 +02002979static const char * const intc_ex_groups[] = {
2980 "intc_ex_irq0_a",
2981 "intc_ex_irq0_b",
2982 "intc_ex_irq1_a",
2983 "intc_ex_irq1_b",
2984 "intc_ex_irq2_a",
2985 "intc_ex_irq2_b",
2986 "intc_ex_irq3_a",
2987 "intc_ex_irq3_b",
2988 "intc_ex_irq4_a",
2989 "intc_ex_irq4_b",
2990 "intc_ex_irq5",
2991};
Marek Vasute530c5d2024-12-23 14:34:19 +01002992#endif
Marek Vasut5d7061f2024-09-11 23:09:38 +02002993
Hai Pham9a8aaa32023-02-28 22:37:03 +01002994static const char * const mmc_groups[] = {
2995 "mmc_data1",
2996 "mmc_data4",
2997 "mmc_data8",
2998 "mmc_ctrl",
2999 "mmc_cd",
3000 "mmc_wp",
3001 "mmc_ds",
3002};
3003
Marek Vasute530c5d2024-12-23 14:34:19 +01003004#ifdef CONFIG_PINCTRL_PFC_FULL
Hai Pham9a8aaa32023-02-28 22:37:03 +01003005static const char * const msiof0_groups[] = {
3006 "msiof0_clk",
3007 "msiof0_sync",
3008 "msiof0_ss1",
3009 "msiof0_ss2",
3010 "msiof0_txd",
3011 "msiof0_rxd",
3012};
3013
3014static const char * const msiof1_groups[] = {
3015 "msiof1_clk",
3016 "msiof1_sync",
3017 "msiof1_ss1",
3018 "msiof1_ss2",
3019 "msiof1_txd",
3020 "msiof1_rxd",
3021};
3022
3023static const char * const msiof2_groups[] = {
3024 "msiof2_clk",
3025 "msiof2_sync",
3026 "msiof2_ss1",
3027 "msiof2_ss2",
3028 "msiof2_txd",
3029 "msiof2_rxd",
3030};
3031
3032static const char * const msiof3_groups[] = {
3033 "msiof3_clk",
3034 "msiof3_sync",
3035 "msiof3_ss1",
3036 "msiof3_ss2",
3037 "msiof3_txd",
3038 "msiof3_rxd",
3039};
3040
3041static const char * const msiof4_groups[] = {
3042 "msiof4_clk",
3043 "msiof4_sync",
3044 "msiof4_ss1",
3045 "msiof4_ss2",
3046 "msiof4_txd",
3047 "msiof4_rxd",
3048};
3049
3050static const char * const msiof5_groups[] = {
3051 "msiof5_clk",
3052 "msiof5_sync",
3053 "msiof5_ss1",
3054 "msiof5_ss2",
3055 "msiof5_txd",
3056 "msiof5_rxd",
3057};
Marek Vasute530c5d2024-12-23 14:34:19 +01003058#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01003059
3060static const char * const pcie_groups[] = {
3061 "pcie0_clkreq_n",
3062 "pcie1_clkreq_n",
3063};
3064
Marek Vasute530c5d2024-12-23 14:34:19 +01003065#ifdef CONFIG_PINCTRL_PFC_FULL
Hai Pham9a8aaa32023-02-28 22:37:03 +01003066static const char * const pwm0_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02003067 "pwm0",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003068};
3069
3070static const char * const pwm1_groups[] = {
3071 "pwm1_a",
3072 "pwm1_b",
3073};
3074
3075static const char * const pwm2_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02003076 "pwm2",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003077};
3078
3079static const char * const pwm3_groups[] = {
3080 "pwm3_a",
3081 "pwm3_b",
3082};
3083
3084static const char * const pwm4_groups[] = {
3085 "pwm4",
3086};
3087
3088static const char * const pwm5_groups[] = {
3089 "pwm5",
3090};
3091
3092static const char * const pwm6_groups[] = {
3093 "pwm6",
3094};
3095
3096static const char * const pwm7_groups[] = {
3097 "pwm7",
3098};
3099
3100static const char * const pwm8_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02003101 "pwm8",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003102};
3103
3104static const char * const pwm9_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02003105 "pwm9",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003106};
Marek Vasute530c5d2024-12-23 14:34:19 +01003107#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01003108
3109static const char * const qspi0_groups[] = {
3110 "qspi0_ctrl",
3111 "qspi0_data2",
3112 "qspi0_data4",
3113};
3114
3115static const char * const qspi1_groups[] = {
3116 "qspi1_ctrl",
3117 "qspi1_data2",
3118 "qspi1_data4",
3119};
3120
3121static const char * const scif0_groups[] = {
3122 "scif0_data",
3123 "scif0_clk",
3124 "scif0_ctrl",
3125};
3126
3127static const char * const scif1_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02003128 "scif1_data_a",
3129 "scif1_clk_a",
3130 "scif1_ctrl_a",
3131 "scif1_data_b",
3132 "scif1_clk_b",
3133 "scif1_ctrl_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003134};
3135
3136static const char * const scif3_groups[] = {
Hai Pham9a8aaa32023-02-28 22:37:03 +01003137 "scif3_data_a",
3138 "scif3_clk_a",
3139 "scif3_ctrl_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02003140 "scif3_data_b",
3141 "scif3_clk_b",
3142 "scif3_ctrl_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003143};
3144
3145static const char * const scif4_groups[] = {
3146 "scif4_data",
3147 "scif4_clk",
3148 "scif4_ctrl",
3149};
3150
3151static const char * const scif_clk_groups[] = {
3152 "scif_clk",
3153};
3154
Marek Vasut5a5b2a32024-06-19 00:54:20 +02003155static const char * const scif_clk2_groups[] = {
3156 "scif_clk2",
3157};
3158
Marek Vasute530c5d2024-12-23 14:34:19 +01003159#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003160static const char * const ssi_groups[] = {
3161 "ssi_data",
3162 "ssi_ctrl",
3163};
Marek Vasute530c5d2024-12-23 14:34:19 +01003164#endif
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003165
Hai Pham9a8aaa32023-02-28 22:37:03 +01003166static const char * const tpu_groups[] = {
Hai Pham9a8aaa32023-02-28 22:37:03 +01003167 "tpu_to0_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02003168 "tpu_to0_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003169 "tpu_to1_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02003170 "tpu_to1_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003171 "tpu_to2_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02003172 "tpu_to2_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003173 "tpu_to3_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02003174 "tpu_to3_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003175};
3176
3177static const char * const tsn0_groups[] = {
3178 "tsn0_link",
3179 "tsn0_phy_int",
3180 "tsn0_mdio",
3181 "tsn0_rgmii",
3182 "tsn0_txcrefclk",
3183 "tsn0_avtp_pps",
3184 "tsn0_avtp_capture",
3185 "tsn0_avtp_match",
3186};
3187
3188static const struct sh_pfc_function pinmux_functions[] = {
Marek Vasute530c5d2024-12-23 14:34:19 +01003189#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003190 SH_PFC_FUNCTION(audio_clk),
Marek Vasute530c5d2024-12-23 14:34:19 +01003191#endif
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003192
Hai Pham9a8aaa32023-02-28 22:37:03 +01003193 SH_PFC_FUNCTION(avb0),
3194 SH_PFC_FUNCTION(avb1),
3195 SH_PFC_FUNCTION(avb2),
3196
Marek Vasute530c5d2024-12-23 14:34:19 +01003197#ifdef CONFIG_PINCTRL_PFC_FULL
Hai Pham9a8aaa32023-02-28 22:37:03 +01003198 SH_PFC_FUNCTION(canfd0),
3199 SH_PFC_FUNCTION(canfd1),
3200 SH_PFC_FUNCTION(canfd2),
3201 SH_PFC_FUNCTION(canfd3),
3202 SH_PFC_FUNCTION(canfd4),
3203 SH_PFC_FUNCTION(canfd5),
3204 SH_PFC_FUNCTION(canfd6),
3205 SH_PFC_FUNCTION(canfd7),
3206 SH_PFC_FUNCTION(can_clk),
Marek Vasute530c5d2024-12-23 14:34:19 +01003207#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01003208
3209 SH_PFC_FUNCTION(hscif0),
3210 SH_PFC_FUNCTION(hscif1),
3211 SH_PFC_FUNCTION(hscif2),
3212 SH_PFC_FUNCTION(hscif3),
3213
3214 SH_PFC_FUNCTION(i2c0),
3215 SH_PFC_FUNCTION(i2c1),
3216 SH_PFC_FUNCTION(i2c2),
3217 SH_PFC_FUNCTION(i2c3),
3218 SH_PFC_FUNCTION(i2c4),
3219 SH_PFC_FUNCTION(i2c5),
3220
Marek Vasute530c5d2024-12-23 14:34:19 +01003221#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut5d7061f2024-09-11 23:09:38 +02003222 SH_PFC_FUNCTION(intc_ex),
Marek Vasute530c5d2024-12-23 14:34:19 +01003223#endif
Marek Vasut5d7061f2024-09-11 23:09:38 +02003224
Hai Pham9a8aaa32023-02-28 22:37:03 +01003225 SH_PFC_FUNCTION(mmc),
3226
Marek Vasute530c5d2024-12-23 14:34:19 +01003227#ifdef CONFIG_PINCTRL_PFC_FULL
Hai Pham9a8aaa32023-02-28 22:37:03 +01003228 SH_PFC_FUNCTION(msiof0),
3229 SH_PFC_FUNCTION(msiof1),
3230 SH_PFC_FUNCTION(msiof2),
3231 SH_PFC_FUNCTION(msiof3),
3232 SH_PFC_FUNCTION(msiof4),
3233 SH_PFC_FUNCTION(msiof5),
Marek Vasute530c5d2024-12-23 14:34:19 +01003234#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01003235
3236 SH_PFC_FUNCTION(pcie),
3237
Marek Vasute530c5d2024-12-23 14:34:19 +01003238#ifdef CONFIG_PINCTRL_PFC_FULL
Hai Pham9a8aaa32023-02-28 22:37:03 +01003239 SH_PFC_FUNCTION(pwm0),
3240 SH_PFC_FUNCTION(pwm1),
3241 SH_PFC_FUNCTION(pwm2),
3242 SH_PFC_FUNCTION(pwm3),
3243 SH_PFC_FUNCTION(pwm4),
3244 SH_PFC_FUNCTION(pwm5),
3245 SH_PFC_FUNCTION(pwm6),
3246 SH_PFC_FUNCTION(pwm7),
3247 SH_PFC_FUNCTION(pwm8),
3248 SH_PFC_FUNCTION(pwm9),
Marek Vasute530c5d2024-12-23 14:34:19 +01003249#endif
Hai Pham9a8aaa32023-02-28 22:37:03 +01003250
3251 SH_PFC_FUNCTION(qspi0),
3252 SH_PFC_FUNCTION(qspi1),
3253
3254 SH_PFC_FUNCTION(scif0),
3255 SH_PFC_FUNCTION(scif1),
3256 SH_PFC_FUNCTION(scif3),
3257 SH_PFC_FUNCTION(scif4),
3258 SH_PFC_FUNCTION(scif_clk),
Marek Vasut5a5b2a32024-06-19 00:54:20 +02003259 SH_PFC_FUNCTION(scif_clk2),
Hai Pham9a8aaa32023-02-28 22:37:03 +01003260
Marek Vasute530c5d2024-12-23 14:34:19 +01003261#ifdef CONFIG_PINCTRL_PFC_FULL
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003262 SH_PFC_FUNCTION(ssi),
Marek Vasute530c5d2024-12-23 14:34:19 +01003263#endif
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003264
Hai Pham9a8aaa32023-02-28 22:37:03 +01003265 SH_PFC_FUNCTION(tpu),
3266
3267 SH_PFC_FUNCTION(tsn0),
3268};
3269
3270static const struct pinmux_cfg_reg pinmux_config_regs[] = {
3271#define F_(x, y) FN_##y
3272#define FM(x) FN_##x
3273 { PINMUX_CFG_REG_VAR("GPSR0", 0xE6050040, 32,
3274 GROUP(-13, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3275 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3276 GROUP(
3277 /* GP0_31_19 RESERVED */
3278 GP_0_18_FN, GPSR0_18,
3279 GP_0_17_FN, GPSR0_17,
3280 GP_0_16_FN, GPSR0_16,
3281 GP_0_15_FN, GPSR0_15,
3282 GP_0_14_FN, GPSR0_14,
3283 GP_0_13_FN, GPSR0_13,
3284 GP_0_12_FN, GPSR0_12,
3285 GP_0_11_FN, GPSR0_11,
3286 GP_0_10_FN, GPSR0_10,
3287 GP_0_9_FN, GPSR0_9,
3288 GP_0_8_FN, GPSR0_8,
3289 GP_0_7_FN, GPSR0_7,
3290 GP_0_6_FN, GPSR0_6,
3291 GP_0_5_FN, GPSR0_5,
3292 GP_0_4_FN, GPSR0_4,
3293 GP_0_3_FN, GPSR0_3,
3294 GP_0_2_FN, GPSR0_2,
3295 GP_0_1_FN, GPSR0_1,
3296 GP_0_0_FN, GPSR0_0, ))
3297 },
3298 { PINMUX_CFG_REG("GPSR1", 0xE6050840, 32, 1, GROUP(
3299 0, 0,
3300 0, 0,
3301 0, 0,
3302 GP_1_28_FN, GPSR1_28,
3303 GP_1_27_FN, GPSR1_27,
3304 GP_1_26_FN, GPSR1_26,
3305 GP_1_25_FN, GPSR1_25,
3306 GP_1_24_FN, GPSR1_24,
3307 GP_1_23_FN, GPSR1_23,
3308 GP_1_22_FN, GPSR1_22,
3309 GP_1_21_FN, GPSR1_21,
3310 GP_1_20_FN, GPSR1_20,
3311 GP_1_19_FN, GPSR1_19,
3312 GP_1_18_FN, GPSR1_18,
3313 GP_1_17_FN, GPSR1_17,
3314 GP_1_16_FN, GPSR1_16,
3315 GP_1_15_FN, GPSR1_15,
3316 GP_1_14_FN, GPSR1_14,
3317 GP_1_13_FN, GPSR1_13,
3318 GP_1_12_FN, GPSR1_12,
3319 GP_1_11_FN, GPSR1_11,
3320 GP_1_10_FN, GPSR1_10,
3321 GP_1_9_FN, GPSR1_9,
3322 GP_1_8_FN, GPSR1_8,
3323 GP_1_7_FN, GPSR1_7,
3324 GP_1_6_FN, GPSR1_6,
3325 GP_1_5_FN, GPSR1_5,
3326 GP_1_4_FN, GPSR1_4,
3327 GP_1_3_FN, GPSR1_3,
3328 GP_1_2_FN, GPSR1_2,
3329 GP_1_1_FN, GPSR1_1,
3330 GP_1_0_FN, GPSR1_0, ))
3331 },
3332 { PINMUX_CFG_REG_VAR("GPSR2", 0xE6058040, 32,
3333 GROUP(-12, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3334 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3335 GROUP(
3336 /* GP2_31_20 RESERVED */
3337 GP_2_19_FN, GPSR2_19,
3338 GP_2_18_FN, GPSR2_18,
3339 GP_2_17_FN, GPSR2_17,
3340 GP_2_16_FN, GPSR2_16,
3341 GP_2_15_FN, GPSR2_15,
3342 GP_2_14_FN, GPSR2_14,
3343 GP_2_13_FN, GPSR2_13,
3344 GP_2_12_FN, GPSR2_12,
3345 GP_2_11_FN, GPSR2_11,
3346 GP_2_10_FN, GPSR2_10,
3347 GP_2_9_FN, GPSR2_9,
3348 GP_2_8_FN, GPSR2_8,
3349 GP_2_7_FN, GPSR2_7,
3350 GP_2_6_FN, GPSR2_6,
3351 GP_2_5_FN, GPSR2_5,
3352 GP_2_4_FN, GPSR2_4,
3353 GP_2_3_FN, GPSR2_3,
3354 GP_2_2_FN, GPSR2_2,
3355 GP_2_1_FN, GPSR2_1,
3356 GP_2_0_FN, GPSR2_0, ))
3357 },
3358 { PINMUX_CFG_REG("GPSR3", 0xE6058840, 32, 1, GROUP(
3359 0, 0,
3360 0, 0,
3361 GP_3_29_FN, GPSR3_29,
3362 GP_3_28_FN, GPSR3_28,
3363 GP_3_27_FN, GPSR3_27,
3364 GP_3_26_FN, GPSR3_26,
3365 GP_3_25_FN, GPSR3_25,
3366 GP_3_24_FN, GPSR3_24,
3367 GP_3_23_FN, GPSR3_23,
3368 GP_3_22_FN, GPSR3_22,
3369 GP_3_21_FN, GPSR3_21,
3370 GP_3_20_FN, GPSR3_20,
3371 GP_3_19_FN, GPSR3_19,
3372 GP_3_18_FN, GPSR3_18,
3373 GP_3_17_FN, GPSR3_17,
3374 GP_3_16_FN, GPSR3_16,
3375 GP_3_15_FN, GPSR3_15,
3376 GP_3_14_FN, GPSR3_14,
3377 GP_3_13_FN, GPSR3_13,
3378 GP_3_12_FN, GPSR3_12,
3379 GP_3_11_FN, GPSR3_11,
3380 GP_3_10_FN, GPSR3_10,
3381 GP_3_9_FN, GPSR3_9,
3382 GP_3_8_FN, GPSR3_8,
3383 GP_3_7_FN, GPSR3_7,
3384 GP_3_6_FN, GPSR3_6,
3385 GP_3_5_FN, GPSR3_5,
3386 GP_3_4_FN, GPSR3_4,
3387 GP_3_3_FN, GPSR3_3,
3388 GP_3_2_FN, GPSR3_2,
3389 GP_3_1_FN, GPSR3_1,
3390 GP_3_0_FN, GPSR3_0, ))
3391 },
3392 { PINMUX_CFG_REG("GPSR4", 0xE6060040, 32, 1, GROUP(
3393 0, 0,
3394 0, 0,
3395 0, 0,
3396 0, 0,
3397 0, 0,
3398 0, 0,
3399 0, 0,
3400 GP_4_24_FN, GPSR4_24,
3401 GP_4_23_FN, GPSR4_23,
3402 GP_4_22_FN, GPSR4_22,
3403 GP_4_21_FN, GPSR4_21,
3404 GP_4_20_FN, GPSR4_20,
3405 GP_4_19_FN, GPSR4_19,
3406 GP_4_18_FN, GPSR4_18,
3407 GP_4_17_FN, GPSR4_17,
3408 GP_4_16_FN, GPSR4_16,
3409 GP_4_15_FN, GPSR4_15,
3410 GP_4_14_FN, GPSR4_14,
3411 GP_4_13_FN, GPSR4_13,
3412 GP_4_12_FN, GPSR4_12,
3413 GP_4_11_FN, GPSR4_11,
3414 GP_4_10_FN, GPSR4_10,
3415 GP_4_9_FN, GPSR4_9,
3416 GP_4_8_FN, GPSR4_8,
3417 GP_4_7_FN, GPSR4_7,
3418 GP_4_6_FN, GPSR4_6,
3419 GP_4_5_FN, GPSR4_5,
3420 GP_4_4_FN, GPSR4_4,
3421 GP_4_3_FN, GPSR4_3,
3422 GP_4_2_FN, GPSR4_2,
3423 GP_4_1_FN, GPSR4_1,
3424 GP_4_0_FN, GPSR4_0, ))
3425 },
3426 { PINMUX_CFG_REG_VAR("GPSR5", 0xE6060840, 32,
3427 GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3428 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3429 GROUP(
3430 /* GP5_31_21 RESERVED */
3431 GP_5_20_FN, GPSR5_20,
3432 GP_5_19_FN, GPSR5_19,
3433 GP_5_18_FN, GPSR5_18,
3434 GP_5_17_FN, GPSR5_17,
3435 GP_5_16_FN, GPSR5_16,
3436 GP_5_15_FN, GPSR5_15,
3437 GP_5_14_FN, GPSR5_14,
3438 GP_5_13_FN, GPSR5_13,
3439 GP_5_12_FN, GPSR5_12,
3440 GP_5_11_FN, GPSR5_11,
3441 GP_5_10_FN, GPSR5_10,
3442 GP_5_9_FN, GPSR5_9,
3443 GP_5_8_FN, GPSR5_8,
3444 GP_5_7_FN, GPSR5_7,
3445 GP_5_6_FN, GPSR5_6,
3446 GP_5_5_FN, GPSR5_5,
3447 GP_5_4_FN, GPSR5_4,
3448 GP_5_3_FN, GPSR5_3,
3449 GP_5_2_FN, GPSR5_2,
3450 GP_5_1_FN, GPSR5_1,
3451 GP_5_0_FN, GPSR5_0, ))
3452 },
3453 { PINMUX_CFG_REG_VAR("GPSR6", 0xE6061040, 32,
3454 GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3455 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3456 GROUP(
3457 /* GP6_31_21 RESERVED */
3458 GP_6_20_FN, GPSR6_20,
3459 GP_6_19_FN, GPSR6_19,
3460 GP_6_18_FN, GPSR6_18,
3461 GP_6_17_FN, GPSR6_17,
3462 GP_6_16_FN, GPSR6_16,
3463 GP_6_15_FN, GPSR6_15,
3464 GP_6_14_FN, GPSR6_14,
3465 GP_6_13_FN, GPSR6_13,
3466 GP_6_12_FN, GPSR6_12,
3467 GP_6_11_FN, GPSR6_11,
3468 GP_6_10_FN, GPSR6_10,
3469 GP_6_9_FN, GPSR6_9,
3470 GP_6_8_FN, GPSR6_8,
3471 GP_6_7_FN, GPSR6_7,
3472 GP_6_6_FN, GPSR6_6,
3473 GP_6_5_FN, GPSR6_5,
3474 GP_6_4_FN, GPSR6_4,
3475 GP_6_3_FN, GPSR6_3,
3476 GP_6_2_FN, GPSR6_2,
3477 GP_6_1_FN, GPSR6_1,
3478 GP_6_0_FN, GPSR6_0, ))
3479 },
3480 { PINMUX_CFG_REG_VAR("GPSR7", 0xE6061840, 32,
3481 GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3482 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3483 GROUP(
3484 /* GP7_31_21 RESERVED */
3485 GP_7_20_FN, GPSR7_20,
3486 GP_7_19_FN, GPSR7_19,
3487 GP_7_18_FN, GPSR7_18,
3488 GP_7_17_FN, GPSR7_17,
3489 GP_7_16_FN, GPSR7_16,
3490 GP_7_15_FN, GPSR7_15,
3491 GP_7_14_FN, GPSR7_14,
3492 GP_7_13_FN, GPSR7_13,
3493 GP_7_12_FN, GPSR7_12,
3494 GP_7_11_FN, GPSR7_11,
3495 GP_7_10_FN, GPSR7_10,
3496 GP_7_9_FN, GPSR7_9,
3497 GP_7_8_FN, GPSR7_8,
3498 GP_7_7_FN, GPSR7_7,
3499 GP_7_6_FN, GPSR7_6,
3500 GP_7_5_FN, GPSR7_5,
3501 GP_7_4_FN, GPSR7_4,
3502 GP_7_3_FN, GPSR7_3,
3503 GP_7_2_FN, GPSR7_2,
3504 GP_7_1_FN, GPSR7_1,
3505 GP_7_0_FN, GPSR7_0, ))
3506 },
3507 { PINMUX_CFG_REG_VAR("GPSR8", 0xE6068040, 32,
3508 GROUP(-18, 1, 1, 1, 1,
3509 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3510 GROUP(
3511 /* GP8_31_14 RESERVED */
3512 GP_8_13_FN, GPSR8_13,
3513 GP_8_12_FN, GPSR8_12,
3514 GP_8_11_FN, GPSR8_11,
3515 GP_8_10_FN, GPSR8_10,
3516 GP_8_9_FN, GPSR8_9,
3517 GP_8_8_FN, GPSR8_8,
3518 GP_8_7_FN, GPSR8_7,
3519 GP_8_6_FN, GPSR8_6,
3520 GP_8_5_FN, GPSR8_5,
3521 GP_8_4_FN, GPSR8_4,
3522 GP_8_3_FN, GPSR8_3,
3523 GP_8_2_FN, GPSR8_2,
3524 GP_8_1_FN, GPSR8_1,
3525 GP_8_0_FN, GPSR8_0, ))
3526 },
3527#undef F_
3528#undef FM
3529
3530#define F_(x, y) x,
3531#define FM(x) FN_##x,
3532 { PINMUX_CFG_REG("IP0SR0", 0xE6050060, 32, 4, GROUP(
3533 IP0SR0_31_28
3534 IP0SR0_27_24
3535 IP0SR0_23_20
3536 IP0SR0_19_16
3537 IP0SR0_15_12
3538 IP0SR0_11_8
3539 IP0SR0_7_4
3540 IP0SR0_3_0))
3541 },
3542 { PINMUX_CFG_REG("IP1SR0", 0xE6050064, 32, 4, GROUP(
3543 IP1SR0_31_28
3544 IP1SR0_27_24
3545 IP1SR0_23_20
3546 IP1SR0_19_16
3547 IP1SR0_15_12
3548 IP1SR0_11_8
3549 IP1SR0_7_4
3550 IP1SR0_3_0))
3551 },
3552 { PINMUX_CFG_REG_VAR("IP2SR0", 0xE6050068, 32,
3553 GROUP(-20, 4, 4, 4),
3554 GROUP(
3555 /* IP2SR0_31_12 RESERVED */
3556 IP2SR0_11_8
3557 IP2SR0_7_4
3558 IP2SR0_3_0))
3559 },
3560 { PINMUX_CFG_REG("IP0SR1", 0xE6050860, 32, 4, GROUP(
3561 IP0SR1_31_28
3562 IP0SR1_27_24
3563 IP0SR1_23_20
3564 IP0SR1_19_16
3565 IP0SR1_15_12
3566 IP0SR1_11_8
3567 IP0SR1_7_4
3568 IP0SR1_3_0))
3569 },
3570 { PINMUX_CFG_REG("IP1SR1", 0xE6050864, 32, 4, GROUP(
3571 IP1SR1_31_28
3572 IP1SR1_27_24
3573 IP1SR1_23_20
3574 IP1SR1_19_16
3575 IP1SR1_15_12
3576 IP1SR1_11_8
3577 IP1SR1_7_4
3578 IP1SR1_3_0))
3579 },
3580 { PINMUX_CFG_REG("IP2SR1", 0xE6050868, 32, 4, GROUP(
3581 IP2SR1_31_28
3582 IP2SR1_27_24
3583 IP2SR1_23_20
3584 IP2SR1_19_16
3585 IP2SR1_15_12
3586 IP2SR1_11_8
3587 IP2SR1_7_4
3588 IP2SR1_3_0))
3589 },
3590 { PINMUX_CFG_REG_VAR("IP3SR1", 0xE605086C, 32,
3591 GROUP(-12, 4, 4, 4, 4, 4),
3592 GROUP(
3593 /* IP3SR1_31_20 RESERVED */
3594 IP3SR1_19_16
3595 IP3SR1_15_12
3596 IP3SR1_11_8
3597 IP3SR1_7_4
3598 IP3SR1_3_0))
3599 },
3600 { PINMUX_CFG_REG("IP0SR2", 0xE6058060, 32, 4, GROUP(
3601 IP0SR2_31_28
3602 IP0SR2_27_24
3603 IP0SR2_23_20
3604 IP0SR2_19_16
3605 IP0SR2_15_12
3606 IP0SR2_11_8
3607 IP0SR2_7_4
3608 IP0SR2_3_0))
3609 },
3610 { PINMUX_CFG_REG("IP1SR2", 0xE6058064, 32, 4, GROUP(
3611 IP1SR2_31_28
3612 IP1SR2_27_24
3613 IP1SR2_23_20
3614 IP1SR2_19_16
3615 IP1SR2_15_12
3616 IP1SR2_11_8
3617 IP1SR2_7_4
3618 IP1SR2_3_0))
3619 },
3620 { PINMUX_CFG_REG_VAR("IP2SR2", 0xE6058068, 32,
3621 GROUP(-16, 4, 4, 4, 4),
3622 GROUP(
3623 /* IP2SR2_31_16 RESERVED */
3624 IP2SR2_15_12
3625 IP2SR2_11_8
3626 IP2SR2_7_4
3627 IP2SR2_3_0))
3628 },
3629 { PINMUX_CFG_REG("IP0SR3", 0xE6058860, 32, 4, GROUP(
3630 IP0SR3_31_28
3631 IP0SR3_27_24
3632 IP0SR3_23_20
3633 IP0SR3_19_16
3634 IP0SR3_15_12
3635 IP0SR3_11_8
3636 IP0SR3_7_4
3637 IP0SR3_3_0))
3638 },
3639 { PINMUX_CFG_REG("IP1SR3", 0xE6058864, 32, 4, GROUP(
3640 IP1SR3_31_28
3641 IP1SR3_27_24
3642 IP1SR3_23_20
3643 IP1SR3_19_16
3644 IP1SR3_15_12
3645 IP1SR3_11_8
3646 IP1SR3_7_4
3647 IP1SR3_3_0))
3648 },
3649 { PINMUX_CFG_REG("IP2SR3", 0xE6058868, 32, 4, GROUP(
3650 IP2SR3_31_28
3651 IP2SR3_27_24
3652 IP2SR3_23_20
3653 IP2SR3_19_16
3654 IP2SR3_15_12
3655 IP2SR3_11_8
3656 IP2SR3_7_4
3657 IP2SR3_3_0))
3658 },
3659 { PINMUX_CFG_REG_VAR("IP3SR3", 0xE605886C, 32,
3660 GROUP(-8, 4, 4, 4, 4, 4, 4),
3661 GROUP(
3662 /* IP3SR3_31_24 RESERVED */
3663 IP3SR3_23_20
3664 IP3SR3_19_16
3665 IP3SR3_15_12
3666 IP3SR3_11_8
3667 IP3SR3_7_4
3668 IP3SR3_3_0))
3669 },
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003670 { PINMUX_CFG_REG_VAR("IP0SR4", 0xE6060060, 32,
3671 GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3672 GROUP(
3673 IP0SR4_31_28
3674 IP0SR4_27_24
3675 IP0SR4_23_20
3676 IP0SR4_19_16
3677 IP0SR4_15_12
3678 IP0SR4_11_8
3679 IP0SR4_7_4
3680 IP0SR4_3_0))
3681 },
3682 { PINMUX_CFG_REG_VAR("IP1SR4", 0xE6060064, 32,
3683 GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3684 GROUP(
3685 IP1SR4_31_28
3686 IP1SR4_27_24
3687 IP1SR4_23_20
3688 IP1SR4_19_16
3689 IP1SR4_15_12
3690 IP1SR4_11_8
3691 IP1SR4_7_4
3692 IP1SR4_3_0))
3693 },
3694 { PINMUX_CFG_REG_VAR("IP2SR4", 0xE6060068, 32,
3695 GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3696 GROUP(
3697 IP2SR4_31_28
3698 IP2SR4_27_24
3699 IP2SR4_23_20
3700 IP2SR4_19_16
3701 IP2SR4_15_12
3702 IP2SR4_11_8
3703 IP2SR4_7_4
3704 IP2SR4_3_0))
3705 },
3706 { PINMUX_CFG_REG_VAR("IP3SR4", 0xE606006C, 32,
3707 GROUP(-28, 4),
3708 GROUP(
3709 /* IP3SR4_31_4 RESERVED */
3710 IP3SR4_3_0))
3711 },
3712 { PINMUX_CFG_REG_VAR("IP0SR5", 0xE6060860, 32,
3713 GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3714 GROUP(
3715 IP0SR5_31_28
3716 IP0SR5_27_24
3717 IP0SR5_23_20
3718 IP0SR5_19_16
3719 IP0SR5_15_12
3720 IP0SR5_11_8
3721 IP0SR5_7_4
3722 IP0SR5_3_0))
3723 },
3724 { PINMUX_CFG_REG_VAR("IP1SR5", 0xE6060864, 32,
3725 GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3726 GROUP(
3727 IP1SR5_31_28
3728 IP1SR5_27_24
3729 IP1SR5_23_20
3730 IP1SR5_19_16
3731 IP1SR5_15_12
3732 IP1SR5_11_8
3733 IP1SR5_7_4
3734 IP1SR5_3_0))
3735 },
3736 { PINMUX_CFG_REG_VAR("IP2SR5", 0xE6060868, 32,
3737 GROUP(-12, 4, 4, 4, 4, 4),
3738 GROUP(
3739 /* IP2SR5_31_20 RESERVED */
3740 IP2SR5_19_16
3741 IP2SR5_15_12
3742 IP2SR5_11_8
3743 IP2SR5_7_4
3744 IP2SR5_3_0))
3745 },
Hai Pham9a8aaa32023-02-28 22:37:03 +01003746 { PINMUX_CFG_REG("IP0SR6", 0xE6061060, 32, 4, GROUP(
3747 IP0SR6_31_28
3748 IP0SR6_27_24
3749 IP0SR6_23_20
3750 IP0SR6_19_16
3751 IP0SR6_15_12
3752 IP0SR6_11_8
3753 IP0SR6_7_4
3754 IP0SR6_3_0))
3755 },
3756 { PINMUX_CFG_REG("IP1SR6", 0xE6061064, 32, 4, GROUP(
3757 IP1SR6_31_28
3758 IP1SR6_27_24
3759 IP1SR6_23_20
3760 IP1SR6_19_16
3761 IP1SR6_15_12
3762 IP1SR6_11_8
3763 IP1SR6_7_4
3764 IP1SR6_3_0))
3765 },
3766 { PINMUX_CFG_REG_VAR("IP2SR6", 0xE6061068, 32,
3767 GROUP(-12, 4, 4, 4, 4, 4),
3768 GROUP(
3769 /* IP2SR6_31_20 RESERVED */
3770 IP2SR6_19_16
3771 IP2SR6_15_12
3772 IP2SR6_11_8
3773 IP2SR6_7_4
3774 IP2SR6_3_0))
3775 },
3776 { PINMUX_CFG_REG("IP0SR7", 0xE6061860, 32, 4, GROUP(
3777 IP0SR7_31_28
3778 IP0SR7_27_24
3779 IP0SR7_23_20
3780 IP0SR7_19_16
3781 IP0SR7_15_12
3782 IP0SR7_11_8
3783 IP0SR7_7_4
3784 IP0SR7_3_0))
3785 },
3786 { PINMUX_CFG_REG("IP1SR7", 0xE6061864, 32, 4, GROUP(
3787 IP1SR7_31_28
3788 IP1SR7_27_24
3789 IP1SR7_23_20
3790 IP1SR7_19_16
3791 IP1SR7_15_12
3792 IP1SR7_11_8
3793 IP1SR7_7_4
3794 IP1SR7_3_0))
3795 },
3796 { PINMUX_CFG_REG_VAR("IP2SR7", 0xE6061868, 32,
3797 GROUP(-12, 4, 4, 4, 4, 4),
3798 GROUP(
3799 /* IP2SR7_31_20 RESERVED */
3800 IP2SR7_19_16
3801 IP2SR7_15_12
3802 IP2SR7_11_8
3803 IP2SR7_7_4
3804 IP2SR7_3_0))
3805 },
3806 { PINMUX_CFG_REG("IP0SR8", 0xE6068060, 32, 4, GROUP(
3807 IP0SR8_31_28
3808 IP0SR8_27_24
3809 IP0SR8_23_20
3810 IP0SR8_19_16
3811 IP0SR8_15_12
3812 IP0SR8_11_8
3813 IP0SR8_7_4
3814 IP0SR8_3_0))
3815 },
3816 { PINMUX_CFG_REG_VAR("IP1SR8", 0xE6068064, 32,
3817 GROUP(-8, 4, 4, 4, 4, 4, 4),
3818 GROUP(
3819 /* IP1SR8_31_24 RESERVED */
3820 IP1SR8_23_20
3821 IP1SR8_19_16
3822 IP1SR8_15_12
3823 IP1SR8_11_8
3824 IP1SR8_7_4
3825 IP1SR8_3_0))
3826 },
3827#undef F_
3828#undef FM
3829
3830#define F_(x, y) x,
3831#define FM(x) FN_##x,
Hai Pham9a8aaa32023-02-28 22:37:03 +01003832 { PINMUX_CFG_REG_VAR("MOD_SEL8", 0xE6068100, 32,
3833 GROUP(-20, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3834 GROUP(
3835 /* RESERVED 31-12 */
3836 MOD_SEL8_11
3837 MOD_SEL8_10
3838 MOD_SEL8_9
3839 MOD_SEL8_8
3840 MOD_SEL8_7
3841 MOD_SEL8_6
3842 MOD_SEL8_5
3843 MOD_SEL8_4
3844 MOD_SEL8_3
3845 MOD_SEL8_2
3846 MOD_SEL8_1
3847 MOD_SEL8_0))
3848 },
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003849 { /* sentinel */ }
Hai Pham9a8aaa32023-02-28 22:37:03 +01003850};
3851
3852static const struct pinmux_drive_reg pinmux_drive_regs[] = {
3853 { PINMUX_DRIVE_REG("DRV0CTRL0", 0xE6050080) {
3854 { RCAR_GP_PIN(0, 7), 28, 3 }, /* MSIOF5_SS2 */
3855 { RCAR_GP_PIN(0, 6), 24, 3 }, /* IRQ0 */
3856 { RCAR_GP_PIN(0, 5), 20, 3 }, /* IRQ1 */
3857 { RCAR_GP_PIN(0, 4), 16, 3 }, /* IRQ2 */
3858 { RCAR_GP_PIN(0, 3), 12, 3 }, /* IRQ3 */
3859 { RCAR_GP_PIN(0, 2), 8, 3 }, /* GP0_02 */
3860 { RCAR_GP_PIN(0, 1), 4, 3 }, /* GP0_01 */
3861 { RCAR_GP_PIN(0, 0), 0, 3 }, /* GP0_00 */
3862 } },
3863 { PINMUX_DRIVE_REG("DRV1CTRL0", 0xE6050084) {
3864 { RCAR_GP_PIN(0, 15), 28, 3 }, /* MSIOF2_SYNC */
3865 { RCAR_GP_PIN(0, 14), 24, 3 }, /* MSIOF2_SS1 */
3866 { RCAR_GP_PIN(0, 13), 20, 3 }, /* MSIOF2_SS2 */
3867 { RCAR_GP_PIN(0, 12), 16, 3 }, /* MSIOF5_RXD */
3868 { RCAR_GP_PIN(0, 11), 12, 3 }, /* MSIOF5_SCK */
3869 { RCAR_GP_PIN(0, 10), 8, 3 }, /* MSIOF5_TXD */
3870 { RCAR_GP_PIN(0, 9), 4, 3 }, /* MSIOF5_SYNC */
3871 { RCAR_GP_PIN(0, 8), 0, 3 }, /* MSIOF5_SS1 */
3872 } },
3873 { PINMUX_DRIVE_REG("DRV2CTRL0", 0xE6050088) {
3874 { RCAR_GP_PIN(0, 18), 8, 3 }, /* MSIOF2_RXD */
3875 { RCAR_GP_PIN(0, 17), 4, 3 }, /* MSIOF2_SCK */
3876 { RCAR_GP_PIN(0, 16), 0, 3 }, /* MSIOF2_TXD */
3877 } },
3878 { PINMUX_DRIVE_REG("DRV0CTRL1", 0xE6050880) {
3879 { RCAR_GP_PIN(1, 7), 28, 3 }, /* MSIOF0_SS1 */
3880 { RCAR_GP_PIN(1, 6), 24, 3 }, /* MSIOF0_SS2 */
3881 { RCAR_GP_PIN(1, 5), 20, 3 }, /* MSIOF1_RXD */
3882 { RCAR_GP_PIN(1, 4), 16, 3 }, /* MSIOF1_TXD */
3883 { RCAR_GP_PIN(1, 3), 12, 3 }, /* MSIOF1_SCK */
3884 { RCAR_GP_PIN(1, 2), 8, 3 }, /* MSIOF1_SYNC */
3885 { RCAR_GP_PIN(1, 1), 4, 3 }, /* MSIOF1_SS1 */
3886 { RCAR_GP_PIN(1, 0), 0, 3 }, /* MSIOF1_SS2 */
3887 } },
3888 { PINMUX_DRIVE_REG("DRV1CTRL1", 0xE6050884) {
3889 { RCAR_GP_PIN(1, 15), 28, 3 }, /* HSCK0 */
3890 { RCAR_GP_PIN(1, 14), 24, 3 }, /* HRTS0_N */
3891 { RCAR_GP_PIN(1, 13), 20, 3 }, /* HCTS0_N */
3892 { RCAR_GP_PIN(1, 12), 16, 3 }, /* HTX0 */
3893 { RCAR_GP_PIN(1, 11), 12, 3 }, /* MSIOF0_RXD */
3894 { RCAR_GP_PIN(1, 10), 8, 3 }, /* MSIOF0_SCK */
3895 { RCAR_GP_PIN(1, 9), 4, 3 }, /* MSIOF0_TXD */
3896 { RCAR_GP_PIN(1, 8), 0, 3 }, /* MSIOF0_SYNC */
3897 } },
3898 { PINMUX_DRIVE_REG("DRV2CTRL1", 0xE6050888) {
3899 { RCAR_GP_PIN(1, 23), 28, 3 }, /* GP1_23 */
3900 { RCAR_GP_PIN(1, 22), 24, 3 }, /* AUDIO_CLKIN */
3901 { RCAR_GP_PIN(1, 21), 20, 3 }, /* AUDIO_CLKOUT */
3902 { RCAR_GP_PIN(1, 20), 16, 3 }, /* SSI_SD */
3903 { RCAR_GP_PIN(1, 19), 12, 3 }, /* SSI_WS */
3904 { RCAR_GP_PIN(1, 18), 8, 3 }, /* SSI_SCK */
3905 { RCAR_GP_PIN(1, 17), 4, 3 }, /* SCIF_CLK */
3906 { RCAR_GP_PIN(1, 16), 0, 3 }, /* HRX0 */
3907 } },
3908 { PINMUX_DRIVE_REG("DRV3CTRL1", 0xE605088C) {
3909 { RCAR_GP_PIN(1, 28), 16, 3 }, /* HTX3 */
3910 { RCAR_GP_PIN(1, 27), 12, 3 }, /* HCTS3_N */
3911 { RCAR_GP_PIN(1, 26), 8, 3 }, /* HRTS3_N */
3912 { RCAR_GP_PIN(1, 25), 4, 3 }, /* HSCK3 */
3913 { RCAR_GP_PIN(1, 24), 0, 3 }, /* HRX3 */
3914 } },
3915 { PINMUX_DRIVE_REG("DRV0CTRL2", 0xE6058080) {
3916 { RCAR_GP_PIN(2, 7), 28, 3 }, /* TPU0TO1 */
3917 { RCAR_GP_PIN(2, 6), 24, 3 }, /* FXR_TXDB */
3918 { RCAR_GP_PIN(2, 5), 20, 3 }, /* FXR_TXENB_N */
3919 { RCAR_GP_PIN(2, 4), 16, 3 }, /* RXDB_EXTFXR */
3920 { RCAR_GP_PIN(2, 3), 12, 3 }, /* CLK_EXTFXR */
3921 { RCAR_GP_PIN(2, 2), 8, 3 }, /* RXDA_EXTFXR */
3922 { RCAR_GP_PIN(2, 1), 4, 3 }, /* FXR_TXENA_N */
3923 { RCAR_GP_PIN(2, 0), 0, 3 }, /* FXR_TXDA */
3924 } },
3925 { PINMUX_DRIVE_REG("DRV1CTRL2", 0xE6058084) {
3926 { RCAR_GP_PIN(2, 15), 28, 3 }, /* CANFD3_RX */
3927 { RCAR_GP_PIN(2, 14), 24, 3 }, /* CANFD3_TX */
3928 { RCAR_GP_PIN(2, 13), 20, 3 }, /* CANFD2_RX */
3929 { RCAR_GP_PIN(2, 12), 16, 3 }, /* CANFD2_TX */
3930 { RCAR_GP_PIN(2, 11), 12, 3 }, /* CANFD0_RX */
3931 { RCAR_GP_PIN(2, 10), 8, 3 }, /* CANFD0_TX */
3932 { RCAR_GP_PIN(2, 9), 4, 3 }, /* CAN_CLK */
3933 { RCAR_GP_PIN(2, 8), 0, 3 }, /* TPU0TO0 */
3934 } },
3935 { PINMUX_DRIVE_REG("DRV2CTRL2", 0xE6058088) {
3936 { RCAR_GP_PIN(2, 19), 12, 3 }, /* CANFD7_RX */
3937 { RCAR_GP_PIN(2, 18), 8, 3 }, /* CANFD7_TX */
3938 { RCAR_GP_PIN(2, 17), 4, 3 }, /* CANFD4_RX */
3939 { RCAR_GP_PIN(2, 16), 0, 3 }, /* CANFD4_TX */
3940 } },
3941 { PINMUX_DRIVE_REG("DRV0CTRL3", 0xE6058880) {
3942 { RCAR_GP_PIN(3, 7), 28, 3 }, /* MMC_D4 */
3943 { RCAR_GP_PIN(3, 6), 24, 3 }, /* MMC_D5 */
3944 { RCAR_GP_PIN(3, 5), 20, 3 }, /* MMC_SD_D3 */
3945 { RCAR_GP_PIN(3, 4), 16, 3 }, /* MMC_DS */
3946 { RCAR_GP_PIN(3, 3), 12, 3 }, /* MMC_SD_CLK */
3947 { RCAR_GP_PIN(3, 2), 8, 3 }, /* MMC_SD_D2 */
3948 { RCAR_GP_PIN(3, 1), 4, 3 }, /* MMC_SD_D0 */
3949 { RCAR_GP_PIN(3, 0), 0, 3 }, /* MMC_SD_D1 */
3950 } },
3951 { PINMUX_DRIVE_REG("DRV1CTRL3", 0xE6058884) {
3952 { RCAR_GP_PIN(3, 15), 28, 2 }, /* QSPI0_SSL */
3953 { RCAR_GP_PIN(3, 14), 24, 2 }, /* IPC_CLKOUT */
3954 { RCAR_GP_PIN(3, 13), 20, 2 }, /* IPC_CLKIN */
3955 { RCAR_GP_PIN(3, 12), 16, 3 }, /* SD_WP */
3956 { RCAR_GP_PIN(3, 11), 12, 3 }, /* SD_CD */
3957 { RCAR_GP_PIN(3, 10), 8, 3 }, /* MMC_SD_CMD */
3958 { RCAR_GP_PIN(3, 9), 4, 3 }, /* MMC_D6*/
3959 { RCAR_GP_PIN(3, 8), 0, 3 }, /* MMC_D7 */
3960 } },
3961 { PINMUX_DRIVE_REG("DRV2CTRL3", 0xE6058888) {
3962 { RCAR_GP_PIN(3, 23), 28, 2 }, /* QSPI1_MISO_IO1 */
3963 { RCAR_GP_PIN(3, 22), 24, 2 }, /* QSPI1_SPCLK */
3964 { RCAR_GP_PIN(3, 21), 20, 2 }, /* QSPI1_MOSI_IO0 */
3965 { RCAR_GP_PIN(3, 20), 16, 2 }, /* QSPI0_SPCLK */
3966 { RCAR_GP_PIN(3, 19), 12, 2 }, /* QSPI0_MOSI_IO0 */
3967 { RCAR_GP_PIN(3, 18), 8, 2 }, /* QSPI0_MISO_IO1 */
3968 { RCAR_GP_PIN(3, 17), 4, 2 }, /* QSPI0_IO2 */
3969 { RCAR_GP_PIN(3, 16), 0, 2 }, /* QSPI0_IO3 */
3970 } },
3971 { PINMUX_DRIVE_REG("DRV3CTRL3", 0xE605888C) {
3972 { RCAR_GP_PIN(3, 29), 20, 2 }, /* RPC_INT_N */
3973 { RCAR_GP_PIN(3, 28), 16, 2 }, /* RPC_WP_N */
3974 { RCAR_GP_PIN(3, 27), 12, 2 }, /* RPC_RESET_N */
3975 { RCAR_GP_PIN(3, 26), 8, 2 }, /* QSPI1_IO3 */
3976 { RCAR_GP_PIN(3, 25), 4, 2 }, /* QSPI1_SSL */
3977 { RCAR_GP_PIN(3, 24), 0, 2 }, /* QSPI1_IO2 */
3978 } },
3979 { PINMUX_DRIVE_REG("DRV0CTRL4", 0xE6060080) {
3980 { RCAR_GP_PIN(4, 7), 28, 3 }, /* TSN0_RX_CTL */
3981 { RCAR_GP_PIN(4, 6), 24, 3 }, /* TSN0_AVTP_CAPTURE */
3982 { RCAR_GP_PIN(4, 5), 20, 3 }, /* TSN0_AVTP_MATCH */
3983 { RCAR_GP_PIN(4, 4), 16, 3 }, /* TSN0_LINK */
3984 { RCAR_GP_PIN(4, 3), 12, 3 }, /* TSN0_PHY_INT */
3985 { RCAR_GP_PIN(4, 2), 8, 3 }, /* TSN0_AVTP_PPS1 */
3986 { RCAR_GP_PIN(4, 1), 4, 3 }, /* TSN0_MDC */
3987 { RCAR_GP_PIN(4, 0), 0, 3 }, /* TSN0_MDIO */
3988 } },
3989 { PINMUX_DRIVE_REG("DRV1CTRL4", 0xE6060084) {
3990 { RCAR_GP_PIN(4, 15), 28, 3 }, /* TSN0_TD0 */
3991 { RCAR_GP_PIN(4, 14), 24, 3 }, /* TSN0_TD1 */
3992 { RCAR_GP_PIN(4, 13), 20, 3 }, /* TSN0_RD1 */
3993 { RCAR_GP_PIN(4, 12), 16, 3 }, /* TSN0_TXC */
3994 { RCAR_GP_PIN(4, 11), 12, 3 }, /* TSN0_RXC */
3995 { RCAR_GP_PIN(4, 10), 8, 3 }, /* TSN0_RD0 */
3996 { RCAR_GP_PIN(4, 9), 4, 3 }, /* TSN0_TX_CTL */
3997 { RCAR_GP_PIN(4, 8), 0, 3 }, /* TSN0_AVTP_PPS0 */
3998 } },
3999 { PINMUX_DRIVE_REG("DRV2CTRL4", 0xE6060088) {
4000 { RCAR_GP_PIN(4, 23), 28, 3 }, /* AVS0 */
4001 { RCAR_GP_PIN(4, 22), 24, 3 }, /* PCIE1_CLKREQ_N */
4002 { RCAR_GP_PIN(4, 21), 20, 3 }, /* PCIE0_CLKREQ_N */
4003 { RCAR_GP_PIN(4, 20), 16, 3 }, /* TSN0_TXCREFCLK */
4004 { RCAR_GP_PIN(4, 19), 12, 3 }, /* TSN0_TD2 */
4005 { RCAR_GP_PIN(4, 18), 8, 3 }, /* TSN0_TD3 */
4006 { RCAR_GP_PIN(4, 17), 4, 3 }, /* TSN0_RD2 */
4007 { RCAR_GP_PIN(4, 16), 0, 3 }, /* TSN0_RD3 */
4008 } },
4009 { PINMUX_DRIVE_REG("DRV3CTRL4", 0xE606008C) {
4010 { RCAR_GP_PIN(4, 24), 0, 3 }, /* AVS1 */
4011 } },
4012 { PINMUX_DRIVE_REG("DRV0CTRL5", 0xE6060880) {
4013 { RCAR_GP_PIN(5, 7), 28, 3 }, /* AVB2_TXCREFCLK */
4014 { RCAR_GP_PIN(5, 6), 24, 3 }, /* AVB2_MDC */
4015 { RCAR_GP_PIN(5, 5), 20, 3 }, /* AVB2_MAGIC */
4016 { RCAR_GP_PIN(5, 4), 16, 3 }, /* AVB2_PHY_INT */
4017 { RCAR_GP_PIN(5, 3), 12, 3 }, /* AVB2_LINK */
4018 { RCAR_GP_PIN(5, 2), 8, 3 }, /* AVB2_AVTP_MATCH */
4019 { RCAR_GP_PIN(5, 1), 4, 3 }, /* AVB2_AVTP_CAPTURE */
4020 { RCAR_GP_PIN(5, 0), 0, 3 }, /* AVB2_AVTP_PPS */
4021 } },
4022 { PINMUX_DRIVE_REG("DRV1CTRL5", 0xE6060884) {
4023 { RCAR_GP_PIN(5, 15), 28, 3 }, /* AVB2_TD0 */
4024 { RCAR_GP_PIN(5, 14), 24, 3 }, /* AVB2_RD1 */
4025 { RCAR_GP_PIN(5, 13), 20, 3 }, /* AVB2_RD2 */
4026 { RCAR_GP_PIN(5, 12), 16, 3 }, /* AVB2_TD1 */
4027 { RCAR_GP_PIN(5, 11), 12, 3 }, /* AVB2_TD2 */
4028 { RCAR_GP_PIN(5, 10), 8, 3 }, /* AVB2_MDIO */
4029 { RCAR_GP_PIN(5, 9), 4, 3 }, /* AVB2_RD3 */
4030 { RCAR_GP_PIN(5, 8), 0, 3 }, /* AVB2_TD3 */
4031 } },
4032 { PINMUX_DRIVE_REG("DRV2CTRL5", 0xE6060888) {
4033 { RCAR_GP_PIN(5, 20), 16, 3 }, /* AVB2_RX_CTL */
4034 { RCAR_GP_PIN(5, 19), 12, 3 }, /* AVB2_TX_CTL */
4035 { RCAR_GP_PIN(5, 18), 8, 3 }, /* AVB2_RXC */
4036 { RCAR_GP_PIN(5, 17), 4, 3 }, /* AVB2_RD0 */
4037 { RCAR_GP_PIN(5, 16), 0, 3 }, /* AVB2_TXC */
4038 } },
4039 { PINMUX_DRIVE_REG("DRV0CTRL6", 0xE6061080) {
4040 { RCAR_GP_PIN(6, 7), 28, 3 }, /* AVB1_TX_CTL */
4041 { RCAR_GP_PIN(6, 6), 24, 3 }, /* AVB1_TXC */
4042 { RCAR_GP_PIN(6, 5), 20, 3 }, /* AVB1_AVTP_MATCH */
4043 { RCAR_GP_PIN(6, 4), 16, 3 }, /* AVB1_LINK */
4044 { RCAR_GP_PIN(6, 3), 12, 3 }, /* AVB1_PHY_INT */
4045 { RCAR_GP_PIN(6, 2), 8, 3 }, /* AVB1_MDC */
4046 { RCAR_GP_PIN(6, 1), 4, 3 }, /* AVB1_MAGIC */
4047 { RCAR_GP_PIN(6, 0), 0, 3 }, /* AVB1_MDIO */
4048 } },
4049 { PINMUX_DRIVE_REG("DRV1CTRL6", 0xE6061084) {
4050 { RCAR_GP_PIN(6, 15), 28, 3 }, /* AVB1_RD0 */
4051 { RCAR_GP_PIN(6, 14), 24, 3 }, /* AVB1_RD1 */
4052 { RCAR_GP_PIN(6, 13), 20, 3 }, /* AVB1_TD0 */
4053 { RCAR_GP_PIN(6, 12), 16, 3 }, /* AVB1_TD1 */
4054 { RCAR_GP_PIN(6, 11), 12, 3 }, /* AVB1_AVTP_CAPTURE */
4055 { RCAR_GP_PIN(6, 10), 8, 3 }, /* AVB1_AVTP_PPS */
4056 { RCAR_GP_PIN(6, 9), 4, 3 }, /* AVB1_RX_CTL */
4057 { RCAR_GP_PIN(6, 8), 0, 3 }, /* AVB1_RXC */
4058 } },
4059 { PINMUX_DRIVE_REG("DRV2CTRL6", 0xE6061088) {
4060 { RCAR_GP_PIN(6, 20), 16, 3 }, /* AVB1_TXCREFCLK */
4061 { RCAR_GP_PIN(6, 19), 12, 3 }, /* AVB1_RD3 */
4062 { RCAR_GP_PIN(6, 18), 8, 3 }, /* AVB1_TD3 */
4063 { RCAR_GP_PIN(6, 17), 4, 3 }, /* AVB1_RD2 */
4064 { RCAR_GP_PIN(6, 16), 0, 3 }, /* AVB1_TD2 */
4065 } },
4066 { PINMUX_DRIVE_REG("DRV0CTRL7", 0xE6061880) {
4067 { RCAR_GP_PIN(7, 7), 28, 3 }, /* AVB0_TD1 */
4068 { RCAR_GP_PIN(7, 6), 24, 3 }, /* AVB0_TD2 */
4069 { RCAR_GP_PIN(7, 5), 20, 3 }, /* AVB0_PHY_INT */
4070 { RCAR_GP_PIN(7, 4), 16, 3 }, /* AVB0_LINK */
4071 { RCAR_GP_PIN(7, 3), 12, 3 }, /* AVB0_TD3 */
4072 { RCAR_GP_PIN(7, 2), 8, 3 }, /* AVB0_AVTP_MATCH */
4073 { RCAR_GP_PIN(7, 1), 4, 3 }, /* AVB0_AVTP_CAPTURE */
4074 { RCAR_GP_PIN(7, 0), 0, 3 }, /* AVB0_AVTP_PPS */
4075 } },
4076 { PINMUX_DRIVE_REG("DRV1CTRL7", 0xE6061884) {
4077 { RCAR_GP_PIN(7, 15), 28, 3 }, /* AVB0_TXC */
4078 { RCAR_GP_PIN(7, 14), 24, 3 }, /* AVB0_MDIO */
4079 { RCAR_GP_PIN(7, 13), 20, 3 }, /* AVB0_MDC */
4080 { RCAR_GP_PIN(7, 12), 16, 3 }, /* AVB0_RD2 */
4081 { RCAR_GP_PIN(7, 11), 12, 3 }, /* AVB0_TD0 */
4082 { RCAR_GP_PIN(7, 10), 8, 3 }, /* AVB0_MAGIC */
4083 { RCAR_GP_PIN(7, 9), 4, 3 }, /* AVB0_TXCREFCLK */
4084 { RCAR_GP_PIN(7, 8), 0, 3 }, /* AVB0_RD3 */
4085 } },
4086 { PINMUX_DRIVE_REG("DRV2CTRL7", 0xE6061888) {
4087 { RCAR_GP_PIN(7, 20), 16, 3 }, /* AVB0_RX_CTL */
4088 { RCAR_GP_PIN(7, 19), 12, 3 }, /* AVB0_RXC */
4089 { RCAR_GP_PIN(7, 18), 8, 3 }, /* AVB0_RD0 */
4090 { RCAR_GP_PIN(7, 17), 4, 3 }, /* AVB0_RD1 */
4091 { RCAR_GP_PIN(7, 16), 0, 3 }, /* AVB0_TX_CTL */
4092 } },
4093 { PINMUX_DRIVE_REG("DRV0CTRL8", 0xE6068080) {
4094 { RCAR_GP_PIN(8, 7), 28, 3 }, /* SDA3 */
4095 { RCAR_GP_PIN(8, 6), 24, 3 }, /* SCL3 */
4096 { RCAR_GP_PIN(8, 5), 20, 3 }, /* SDA2 */
4097 { RCAR_GP_PIN(8, 4), 16, 3 }, /* SCL2 */
4098 { RCAR_GP_PIN(8, 3), 12, 3 }, /* SDA1 */
4099 { RCAR_GP_PIN(8, 2), 8, 3 }, /* SCL1 */
4100 { RCAR_GP_PIN(8, 1), 4, 3 }, /* SDA0 */
4101 { RCAR_GP_PIN(8, 0), 0, 3 }, /* SCL0 */
4102 } },
4103 { PINMUX_DRIVE_REG("DRV1CTRL8", 0xE6068084) {
4104 { RCAR_GP_PIN(8, 13), 20, 3 }, /* GP8_13 */
4105 { RCAR_GP_PIN(8, 12), 16, 3 }, /* GP8_12 */
4106 { RCAR_GP_PIN(8, 11), 12, 3 }, /* SDA5 */
4107 { RCAR_GP_PIN(8, 10), 8, 3 }, /* SCL5 */
4108 { RCAR_GP_PIN(8, 9), 4, 3 }, /* SDA4 */
4109 { RCAR_GP_PIN(8, 8), 0, 3 }, /* SCL4 */
4110 } },
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004111 { /* sentinel */ }
Hai Pham9a8aaa32023-02-28 22:37:03 +01004112};
4113
4114enum ioctrl_regs {
4115 POC0,
4116 POC1,
4117 POC3,
4118 POC4,
4119 POC5,
4120 POC6,
4121 POC7,
4122 POC8,
4123};
4124
4125static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
4126 [POC0] = { 0xE60500A0, },
4127 [POC1] = { 0xE60508A0, },
4128 [POC3] = { 0xE60588A0, },
4129 [POC4] = { 0xE60600A0, },
4130 [POC5] = { 0xE60608A0, },
4131 [POC6] = { 0xE60610A0, },
4132 [POC7] = { 0xE60618A0, },
4133 [POC8] = { 0xE60680A0, },
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004134 { /* sentinel */ }
Hai Pham9a8aaa32023-02-28 22:37:03 +01004135};
4136
4137static int r8a779g0_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
4138{
4139 int bit = pin & 0x1f;
4140
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004141 switch (pin) {
4142 case RCAR_GP_PIN(0, 0) ... RCAR_GP_PIN(0, 18):
4143 *pocctrl = pinmux_ioctrl_regs[POC0].reg;
Hai Pham9a8aaa32023-02-28 22:37:03 +01004144 return bit;
4145
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004146 case RCAR_GP_PIN(1, 0) ... RCAR_GP_PIN(1, 22):
4147 *pocctrl = pinmux_ioctrl_regs[POC1].reg;
Hai Pham9a8aaa32023-02-28 22:37:03 +01004148 return bit;
4149
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004150 case RCAR_GP_PIN(3, 0) ... RCAR_GP_PIN(3, 12):
4151 *pocctrl = pinmux_ioctrl_regs[POC3].reg;
Hai Pham9a8aaa32023-02-28 22:37:03 +01004152 return bit;
4153
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004154 case PIN_VDDQ_TSN0:
4155 *pocctrl = pinmux_ioctrl_regs[POC4].reg;
4156 return 0;
4157
4158 case PIN_VDDQ_AVB2:
4159 *pocctrl = pinmux_ioctrl_regs[POC5].reg;
4160 return 0;
4161
4162 case PIN_VDDQ_AVB1:
4163 *pocctrl = pinmux_ioctrl_regs[POC6].reg;
4164 return 0;
4165
4166 case PIN_VDDQ_AVB0:
4167 *pocctrl = pinmux_ioctrl_regs[POC7].reg;
4168 return 0;
4169
4170 case RCAR_GP_PIN(8, 0) ... RCAR_GP_PIN(8, 13):
4171 *pocctrl = pinmux_ioctrl_regs[POC8].reg;
Hai Pham9a8aaa32023-02-28 22:37:03 +01004172 return bit;
4173
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004174 default:
4175 return -EINVAL;
4176 }
Hai Pham9a8aaa32023-02-28 22:37:03 +01004177}
4178
4179static const struct pinmux_bias_reg pinmux_bias_regs[] = {
4180 { PINMUX_BIAS_REG("PUEN0", 0xE60500C0, "PUD0", 0xE60500E0) {
4181 [ 0] = RCAR_GP_PIN(0, 0), /* GP0_00 */
4182 [ 1] = RCAR_GP_PIN(0, 1), /* GP0_01 */
4183 [ 2] = RCAR_GP_PIN(0, 2), /* GP0_02 */
4184 [ 3] = RCAR_GP_PIN(0, 3), /* IRQ3 */
4185 [ 4] = RCAR_GP_PIN(0, 4), /* IRQ2 */
4186 [ 5] = RCAR_GP_PIN(0, 5), /* IRQ1 */
4187 [ 6] = RCAR_GP_PIN(0, 6), /* IRQ0 */
4188 [ 7] = RCAR_GP_PIN(0, 7), /* MSIOF5_SS2 */
4189 [ 8] = RCAR_GP_PIN(0, 8), /* MSIOF5_SS1 */
4190 [ 9] = RCAR_GP_PIN(0, 9), /* MSIOF5_SYNC */
4191 [10] = RCAR_GP_PIN(0, 10), /* MSIOF5_TXD */
4192 [11] = RCAR_GP_PIN(0, 11), /* MSIOF5_SCK */
4193 [12] = RCAR_GP_PIN(0, 12), /* MSIOF5_RXD */
4194 [13] = RCAR_GP_PIN(0, 13), /* MSIOF2_SS2 */
4195 [14] = RCAR_GP_PIN(0, 14), /* MSIOF2_SS1 */
4196 [15] = RCAR_GP_PIN(0, 15), /* MSIOF2_SYNC */
4197 [16] = RCAR_GP_PIN(0, 16), /* MSIOF2_TXD */
4198 [17] = RCAR_GP_PIN(0, 17), /* MSIOF2_SCK */
4199 [18] = RCAR_GP_PIN(0, 18), /* MSIOF2_RXD */
4200 [19] = SH_PFC_PIN_NONE,
4201 [20] = SH_PFC_PIN_NONE,
4202 [21] = SH_PFC_PIN_NONE,
4203 [22] = SH_PFC_PIN_NONE,
4204 [23] = SH_PFC_PIN_NONE,
4205 [24] = SH_PFC_PIN_NONE,
4206 [25] = SH_PFC_PIN_NONE,
4207 [26] = SH_PFC_PIN_NONE,
4208 [27] = SH_PFC_PIN_NONE,
4209 [28] = SH_PFC_PIN_NONE,
4210 [29] = SH_PFC_PIN_NONE,
4211 [30] = SH_PFC_PIN_NONE,
4212 [31] = SH_PFC_PIN_NONE,
4213 } },
4214 { PINMUX_BIAS_REG("PUEN1", 0xE60508C0, "PUD1", 0xE60508E0) {
4215 [ 0] = RCAR_GP_PIN(1, 0), /* MSIOF1_SS2 */
4216 [ 1] = RCAR_GP_PIN(1, 1), /* MSIOF1_SS1 */
4217 [ 2] = RCAR_GP_PIN(1, 2), /* MSIOF1_SYNC */
4218 [ 3] = RCAR_GP_PIN(1, 3), /* MSIOF1_SCK */
4219 [ 4] = RCAR_GP_PIN(1, 4), /* MSIOF1_TXD */
4220 [ 5] = RCAR_GP_PIN(1, 5), /* MSIOF1_RXD */
4221 [ 6] = RCAR_GP_PIN(1, 6), /* MSIOF0_SS2 */
4222 [ 7] = RCAR_GP_PIN(1, 7), /* MSIOF0_SS1 */
4223 [ 8] = RCAR_GP_PIN(1, 8), /* MSIOF0_SYNC */
4224 [ 9] = RCAR_GP_PIN(1, 9), /* MSIOF0_TXD */
4225 [10] = RCAR_GP_PIN(1, 10), /* MSIOF0_SCK */
4226 [11] = RCAR_GP_PIN(1, 11), /* MSIOF0_RXD */
4227 [12] = RCAR_GP_PIN(1, 12), /* HTX0 */
4228 [13] = RCAR_GP_PIN(1, 13), /* HCTS0_N */
4229 [14] = RCAR_GP_PIN(1, 14), /* HRTS0_N */
4230 [15] = RCAR_GP_PIN(1, 15), /* HSCK0 */
4231 [16] = RCAR_GP_PIN(1, 16), /* HRX0 */
4232 [17] = RCAR_GP_PIN(1, 17), /* SCIF_CLK */
4233 [18] = RCAR_GP_PIN(1, 18), /* SSI_SCK */
4234 [19] = RCAR_GP_PIN(1, 19), /* SSI_WS */
4235 [20] = RCAR_GP_PIN(1, 20), /* SSI_SD */
4236 [21] = RCAR_GP_PIN(1, 21), /* AUDIO_CLKOUT */
4237 [22] = RCAR_GP_PIN(1, 22), /* AUDIO_CLKIN */
4238 [23] = RCAR_GP_PIN(1, 23), /* GP1_23 */
4239 [24] = RCAR_GP_PIN(1, 24), /* HRX3 */
4240 [25] = RCAR_GP_PIN(1, 25), /* HSCK3 */
4241 [26] = RCAR_GP_PIN(1, 26), /* HRTS3_N */
4242 [27] = RCAR_GP_PIN(1, 27), /* HCTS3_N */
4243 [28] = RCAR_GP_PIN(1, 28), /* HTX3 */
4244 [29] = SH_PFC_PIN_NONE,
4245 [30] = SH_PFC_PIN_NONE,
4246 [31] = SH_PFC_PIN_NONE,
4247 } },
4248 { PINMUX_BIAS_REG("PUEN2", 0xE60580C0, "PUD2", 0xE60580E0) {
4249 [ 0] = RCAR_GP_PIN(2, 0), /* FXR_TXDA */
4250 [ 1] = RCAR_GP_PIN(2, 1), /* FXR_TXENA_N */
4251 [ 2] = RCAR_GP_PIN(2, 2), /* RXDA_EXTFXR */
4252 [ 3] = RCAR_GP_PIN(2, 3), /* CLK_EXTFXR */
4253 [ 4] = RCAR_GP_PIN(2, 4), /* RXDB_EXTFXR */
4254 [ 5] = RCAR_GP_PIN(2, 5), /* FXR_TXENB_N */
4255 [ 6] = RCAR_GP_PIN(2, 6), /* FXR_TXDB */
4256 [ 7] = RCAR_GP_PIN(2, 7), /* TPU0TO1 */
4257 [ 8] = RCAR_GP_PIN(2, 8), /* TPU0TO0 */
4258 [ 9] = RCAR_GP_PIN(2, 9), /* CAN_CLK */
4259 [10] = RCAR_GP_PIN(2, 10), /* CANFD0_TX */
4260 [11] = RCAR_GP_PIN(2, 11), /* CANFD0_RX */
4261 [12] = RCAR_GP_PIN(2, 12), /* CANFD2_TX */
4262 [13] = RCAR_GP_PIN(2, 13), /* CANFD2_RX */
4263 [14] = RCAR_GP_PIN(2, 14), /* CANFD3_TX */
4264 [15] = RCAR_GP_PIN(2, 15), /* CANFD3_RX */
4265 [16] = RCAR_GP_PIN(2, 16), /* CANFD4_TX */
4266 [17] = RCAR_GP_PIN(2, 17), /* CANFD4_RX */
4267 [18] = RCAR_GP_PIN(2, 18), /* CANFD7_TX */
4268 [19] = RCAR_GP_PIN(2, 19), /* CANFD7_RX */
4269 [20] = SH_PFC_PIN_NONE,
4270 [21] = SH_PFC_PIN_NONE,
4271 [22] = SH_PFC_PIN_NONE,
4272 [23] = SH_PFC_PIN_NONE,
4273 [24] = SH_PFC_PIN_NONE,
4274 [25] = SH_PFC_PIN_NONE,
4275 [26] = SH_PFC_PIN_NONE,
4276 [27] = SH_PFC_PIN_NONE,
4277 [28] = SH_PFC_PIN_NONE,
4278 [29] = SH_PFC_PIN_NONE,
4279 [30] = SH_PFC_PIN_NONE,
4280 [31] = SH_PFC_PIN_NONE,
4281 } },
4282 { PINMUX_BIAS_REG("PUEN3", 0xE60588C0, "PUD3", 0xE60588E0) {
4283 [ 0] = RCAR_GP_PIN(3, 0), /* MMC_SD_D1 */
4284 [ 1] = RCAR_GP_PIN(3, 1), /* MMC_SD_D0 */
4285 [ 2] = RCAR_GP_PIN(3, 2), /* MMC_SD_D2 */
4286 [ 3] = RCAR_GP_PIN(3, 3), /* MMC_SD_CLK */
4287 [ 4] = RCAR_GP_PIN(3, 4), /* MMC_DS */
4288 [ 5] = RCAR_GP_PIN(3, 5), /* MMC_SD_D3 */
4289 [ 6] = RCAR_GP_PIN(3, 6), /* MMC_D5 */
4290 [ 7] = RCAR_GP_PIN(3, 7), /* MMC_D4 */
4291 [ 8] = RCAR_GP_PIN(3, 8), /* MMC_D7 */
4292 [ 9] = RCAR_GP_PIN(3, 9), /* MMC_D6 */
4293 [10] = RCAR_GP_PIN(3, 10), /* MMC_SD_CMD */
4294 [11] = RCAR_GP_PIN(3, 11), /* SD_CD */
4295 [12] = RCAR_GP_PIN(3, 12), /* SD_WP */
4296 [13] = RCAR_GP_PIN(3, 13), /* IPC_CLKIN */
4297 [14] = RCAR_GP_PIN(3, 14), /* IPC_CLKOUT */
4298 [15] = RCAR_GP_PIN(3, 15), /* QSPI0_SSL */
4299 [16] = RCAR_GP_PIN(3, 16), /* QSPI0_IO3 */
4300 [17] = RCAR_GP_PIN(3, 17), /* QSPI0_IO2 */
4301 [18] = RCAR_GP_PIN(3, 18), /* QSPI0_MISO_IO1 */
4302 [19] = RCAR_GP_PIN(3, 19), /* QSPI0_MOSI_IO0 */
4303 [20] = RCAR_GP_PIN(3, 20), /* QSPI0_SPCLK */
4304 [21] = RCAR_GP_PIN(3, 21), /* QSPI1_MOSI_IO0 */
4305 [22] = RCAR_GP_PIN(3, 22), /* QSPI1_SPCLK */
4306 [23] = RCAR_GP_PIN(3, 23), /* QSPI1_MISO_IO1 */
4307 [24] = RCAR_GP_PIN(3, 24), /* QSPI1_IO2 */
4308 [25] = RCAR_GP_PIN(3, 25), /* QSPI1_SSL */
4309 [26] = RCAR_GP_PIN(3, 26), /* QSPI1_IO3 */
4310 [27] = RCAR_GP_PIN(3, 27), /* RPC_RESET_N */
4311 [28] = RCAR_GP_PIN(3, 28), /* RPC_WP_N */
4312 [29] = RCAR_GP_PIN(3, 29), /* RPC_INT_N */
4313 [30] = SH_PFC_PIN_NONE,
4314 [31] = SH_PFC_PIN_NONE,
4315 } },
4316 { PINMUX_BIAS_REG("PUEN4", 0xE60600C0, "PUD4", 0xE60600E0) {
4317 [ 0] = RCAR_GP_PIN(4, 0), /* TSN0_MDIO */
4318 [ 1] = RCAR_GP_PIN(4, 1), /* TSN0_MDC */
4319 [ 2] = RCAR_GP_PIN(4, 2), /* TSN0_AVTP_PPS1 */
4320 [ 3] = RCAR_GP_PIN(4, 3), /* TSN0_PHY_INT */
4321 [ 4] = RCAR_GP_PIN(4, 4), /* TSN0_LINK */
4322 [ 5] = RCAR_GP_PIN(4, 5), /* TSN0_AVTP_MATCH */
4323 [ 6] = RCAR_GP_PIN(4, 6), /* TSN0_AVTP_CAPTURE */
4324 [ 7] = RCAR_GP_PIN(4, 7), /* TSN0_RX_CTL */
4325 [ 8] = RCAR_GP_PIN(4, 8), /* TSN0_AVTP_PPS0 */
4326 [ 9] = RCAR_GP_PIN(4, 9), /* TSN0_TX_CTL */
4327 [10] = RCAR_GP_PIN(4, 10), /* TSN0_RD0 */
4328 [11] = RCAR_GP_PIN(4, 11), /* TSN0_RXC */
4329 [12] = RCAR_GP_PIN(4, 12), /* TSN0_TXC */
4330 [13] = RCAR_GP_PIN(4, 13), /* TSN0_RD1 */
4331 [14] = RCAR_GP_PIN(4, 14), /* TSN0_TD1 */
4332 [15] = RCAR_GP_PIN(4, 15), /* TSN0_TD0 */
4333 [16] = RCAR_GP_PIN(4, 16), /* TSN0_RD3 */
4334 [17] = RCAR_GP_PIN(4, 17), /* TSN0_RD2 */
4335 [18] = RCAR_GP_PIN(4, 18), /* TSN0_TD3 */
4336 [19] = RCAR_GP_PIN(4, 19), /* TSN0_TD2 */
4337 [20] = RCAR_GP_PIN(4, 20), /* TSN0_TXCREFCLK */
4338 [21] = RCAR_GP_PIN(4, 21), /* PCIE0_CLKREQ_N */
4339 [22] = RCAR_GP_PIN(4, 22), /* PCIE1_CLKREQ_N */
4340 [23] = RCAR_GP_PIN(4, 23), /* AVS0 */
4341 [24] = RCAR_GP_PIN(4, 24), /* AVS1 */
4342 [25] = SH_PFC_PIN_NONE,
4343 [26] = SH_PFC_PIN_NONE,
4344 [27] = SH_PFC_PIN_NONE,
4345 [28] = SH_PFC_PIN_NONE,
4346 [29] = SH_PFC_PIN_NONE,
4347 [30] = SH_PFC_PIN_NONE,
4348 [31] = SH_PFC_PIN_NONE,
4349 } },
4350 { PINMUX_BIAS_REG("PUEN5", 0xE60608C0, "PUD5", 0xE60608E0) {
4351 [ 0] = RCAR_GP_PIN(5, 0), /* AVB2_AVTP_PPS */
4352 [ 1] = RCAR_GP_PIN(5, 1), /* AVB0_AVTP_CAPTURE */
4353 [ 2] = RCAR_GP_PIN(5, 2), /* AVB2_AVTP_MATCH */
4354 [ 3] = RCAR_GP_PIN(5, 3), /* AVB2_LINK */
4355 [ 4] = RCAR_GP_PIN(5, 4), /* AVB2_PHY_INT */
4356 [ 5] = RCAR_GP_PIN(5, 5), /* AVB2_MAGIC */
4357 [ 6] = RCAR_GP_PIN(5, 6), /* AVB2_MDC */
4358 [ 7] = RCAR_GP_PIN(5, 7), /* AVB2_TXCREFCLK */
4359 [ 8] = RCAR_GP_PIN(5, 8), /* AVB2_TD3 */
4360 [ 9] = RCAR_GP_PIN(5, 9), /* AVB2_RD3 */
4361 [10] = RCAR_GP_PIN(5, 10), /* AVB2_MDIO */
4362 [11] = RCAR_GP_PIN(5, 11), /* AVB2_TD2 */
4363 [12] = RCAR_GP_PIN(5, 12), /* AVB2_TD1 */
4364 [13] = RCAR_GP_PIN(5, 13), /* AVB2_RD2 */
4365 [14] = RCAR_GP_PIN(5, 14), /* AVB2_RD1 */
4366 [15] = RCAR_GP_PIN(5, 15), /* AVB2_TD0 */
4367 [16] = RCAR_GP_PIN(5, 16), /* AVB2_TXC */
4368 [17] = RCAR_GP_PIN(5, 17), /* AVB2_RD0 */
4369 [18] = RCAR_GP_PIN(5, 18), /* AVB2_RXC */
4370 [19] = RCAR_GP_PIN(5, 19), /* AVB2_TX_CTL */
4371 [20] = RCAR_GP_PIN(5, 20), /* AVB2_RX_CTL */
4372 [21] = SH_PFC_PIN_NONE,
4373 [22] = SH_PFC_PIN_NONE,
4374 [23] = SH_PFC_PIN_NONE,
4375 [24] = SH_PFC_PIN_NONE,
4376 [25] = SH_PFC_PIN_NONE,
4377 [26] = SH_PFC_PIN_NONE,
4378 [27] = SH_PFC_PIN_NONE,
4379 [28] = SH_PFC_PIN_NONE,
4380 [29] = SH_PFC_PIN_NONE,
4381 [30] = SH_PFC_PIN_NONE,
4382 [31] = SH_PFC_PIN_NONE,
4383 } },
4384 { PINMUX_BIAS_REG("PUEN6", 0xE60610C0, "PUD6", 0xE60610E0) {
4385 [ 0] = RCAR_GP_PIN(6, 0), /* AVB1_MDIO */
4386 [ 1] = RCAR_GP_PIN(6, 1), /* AVB1_MAGIC */
4387 [ 2] = RCAR_GP_PIN(6, 2), /* AVB1_MDC */
4388 [ 3] = RCAR_GP_PIN(6, 3), /* AVB1_PHY_INT */
4389 [ 4] = RCAR_GP_PIN(6, 4), /* AVB1_LINK */
4390 [ 5] = RCAR_GP_PIN(6, 5), /* AVB1_AVTP_MATCH */
4391 [ 6] = RCAR_GP_PIN(6, 6), /* AVB1_TXC */
4392 [ 7] = RCAR_GP_PIN(6, 7), /* AVB1_TX_CTL */
4393 [ 8] = RCAR_GP_PIN(6, 8), /* AVB1_RXC */
4394 [ 9] = RCAR_GP_PIN(6, 9), /* AVB1_RX_CTL */
4395 [10] = RCAR_GP_PIN(6, 10), /* AVB1_AVTP_PPS */
4396 [11] = RCAR_GP_PIN(6, 11), /* AVB1_AVTP_CAPTURE */
4397 [12] = RCAR_GP_PIN(6, 12), /* AVB1_TD1 */
4398 [13] = RCAR_GP_PIN(6, 13), /* AVB1_TD0 */
4399 [14] = RCAR_GP_PIN(6, 14), /* AVB1_RD1*/
4400 [15] = RCAR_GP_PIN(6, 15), /* AVB1_RD0 */
4401 [16] = RCAR_GP_PIN(6, 16), /* AVB1_TD2 */
4402 [17] = RCAR_GP_PIN(6, 17), /* AVB1_RD2 */
4403 [18] = RCAR_GP_PIN(6, 18), /* AVB1_TD3 */
4404 [19] = RCAR_GP_PIN(6, 19), /* AVB1_RD3 */
4405 [20] = RCAR_GP_PIN(6, 20), /* AVB1_TXCREFCLK */
4406 [21] = SH_PFC_PIN_NONE,
4407 [22] = SH_PFC_PIN_NONE,
4408 [23] = SH_PFC_PIN_NONE,
4409 [24] = SH_PFC_PIN_NONE,
4410 [25] = SH_PFC_PIN_NONE,
4411 [26] = SH_PFC_PIN_NONE,
4412 [27] = SH_PFC_PIN_NONE,
4413 [28] = SH_PFC_PIN_NONE,
4414 [29] = SH_PFC_PIN_NONE,
4415 [30] = SH_PFC_PIN_NONE,
4416 [31] = SH_PFC_PIN_NONE,
4417 } },
4418 { PINMUX_BIAS_REG("PUEN7", 0xE60618C0, "PUD7", 0xE60618E0) {
4419 [ 0] = RCAR_GP_PIN(7, 0), /* AVB0_AVTP_PPS */
4420 [ 1] = RCAR_GP_PIN(7, 1), /* AVB0_AVTP_CAPTURE */
4421 [ 2] = RCAR_GP_PIN(7, 2), /* AVB0_AVTP_MATCH */
4422 [ 3] = RCAR_GP_PIN(7, 3), /* AVB0_TD3 */
4423 [ 4] = RCAR_GP_PIN(7, 4), /* AVB0_LINK */
4424 [ 5] = RCAR_GP_PIN(7, 5), /* AVB0_PHY_INT */
4425 [ 6] = RCAR_GP_PIN(7, 6), /* AVB0_TD2 */
4426 [ 7] = RCAR_GP_PIN(7, 7), /* AVB0_TD1 */
4427 [ 8] = RCAR_GP_PIN(7, 8), /* AVB0_RD3 */
4428 [ 9] = RCAR_GP_PIN(7, 9), /* AVB0_TXCREFCLK */
4429 [10] = RCAR_GP_PIN(7, 10), /* AVB0_MAGIC */
4430 [11] = RCAR_GP_PIN(7, 11), /* AVB0_TD0 */
4431 [12] = RCAR_GP_PIN(7, 12), /* AVB0_RD2 */
4432 [13] = RCAR_GP_PIN(7, 13), /* AVB0_MDC */
4433 [14] = RCAR_GP_PIN(7, 14), /* AVB0_MDIO */
4434 [15] = RCAR_GP_PIN(7, 15), /* AVB0_TXC */
4435 [16] = RCAR_GP_PIN(7, 16), /* AVB0_TX_CTL */
4436 [17] = RCAR_GP_PIN(7, 17), /* AVB0_RD1 */
4437 [18] = RCAR_GP_PIN(7, 18), /* AVB0_RD0 */
4438 [19] = RCAR_GP_PIN(7, 19), /* AVB0_RXC */
4439 [20] = RCAR_GP_PIN(7, 20), /* AVB0_RX_CTL */
4440 [21] = SH_PFC_PIN_NONE,
4441 [22] = SH_PFC_PIN_NONE,
4442 [23] = SH_PFC_PIN_NONE,
4443 [24] = SH_PFC_PIN_NONE,
4444 [25] = SH_PFC_PIN_NONE,
4445 [26] = SH_PFC_PIN_NONE,
4446 [27] = SH_PFC_PIN_NONE,
4447 [28] = SH_PFC_PIN_NONE,
4448 [29] = SH_PFC_PIN_NONE,
4449 [30] = SH_PFC_PIN_NONE,
4450 [31] = SH_PFC_PIN_NONE,
4451 } },
4452 { PINMUX_BIAS_REG("PUEN8", 0xE60680C0, "PUD8", 0xE60680E0) {
4453 [ 0] = RCAR_GP_PIN(8, 0), /* SCL0 */
4454 [ 1] = RCAR_GP_PIN(8, 1), /* SDA0 */
4455 [ 2] = RCAR_GP_PIN(8, 2), /* SCL1 */
4456 [ 3] = RCAR_GP_PIN(8, 3), /* SDA1 */
4457 [ 4] = RCAR_GP_PIN(8, 4), /* SCL2 */
4458 [ 5] = RCAR_GP_PIN(8, 5), /* SDA2 */
4459 [ 6] = RCAR_GP_PIN(8, 6), /* SCL3 */
4460 [ 7] = RCAR_GP_PIN(8, 7), /* SDA3 */
4461 [ 8] = RCAR_GP_PIN(8, 8), /* SCL4 */
4462 [ 9] = RCAR_GP_PIN(8, 9), /* SDA4 */
4463 [10] = RCAR_GP_PIN(8, 10), /* SCL5 */
4464 [11] = RCAR_GP_PIN(8, 11), /* SDA5 */
4465 [12] = RCAR_GP_PIN(8, 12), /* GP8_12 */
4466 [13] = RCAR_GP_PIN(8, 13), /* GP8_13 */
4467 [14] = SH_PFC_PIN_NONE,
4468 [15] = SH_PFC_PIN_NONE,
4469 [16] = SH_PFC_PIN_NONE,
4470 [17] = SH_PFC_PIN_NONE,
4471 [18] = SH_PFC_PIN_NONE,
4472 [19] = SH_PFC_PIN_NONE,
4473 [20] = SH_PFC_PIN_NONE,
4474 [21] = SH_PFC_PIN_NONE,
4475 [22] = SH_PFC_PIN_NONE,
4476 [23] = SH_PFC_PIN_NONE,
4477 [24] = SH_PFC_PIN_NONE,
4478 [25] = SH_PFC_PIN_NONE,
4479 [26] = SH_PFC_PIN_NONE,
4480 [27] = SH_PFC_PIN_NONE,
4481 [28] = SH_PFC_PIN_NONE,
4482 [29] = SH_PFC_PIN_NONE,
4483 [30] = SH_PFC_PIN_NONE,
4484 [31] = SH_PFC_PIN_NONE,
4485 } },
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004486 { /* sentinel */ }
Hai Pham9a8aaa32023-02-28 22:37:03 +01004487};
4488
4489static const struct sh_pfc_soc_operations r8a779g0_pin_ops = {
4490 .pin_to_pocctrl = r8a779g0_pin_to_pocctrl,
4491 .get_bias = rcar_pinmux_get_bias,
4492 .set_bias = rcar_pinmux_set_bias,
4493};
4494
4495const struct sh_pfc_soc_info r8a779g0_pinmux_info = {
4496 .name = "r8a779g0_pfc",
4497 .ops = &r8a779g0_pin_ops,
4498 .unlock_reg = 0x1ff, /* PMMRn mask */
4499
4500 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
4501
4502 .pins = pinmux_pins,
4503 .nr_pins = ARRAY_SIZE(pinmux_pins),
4504 .groups = pinmux_groups,
4505 .nr_groups = ARRAY_SIZE(pinmux_groups),
4506 .functions = pinmux_functions,
4507 .nr_functions = ARRAY_SIZE(pinmux_functions),
4508
4509 .cfg_regs = pinmux_config_regs,
4510 .drive_regs = pinmux_drive_regs,
4511 .bias_regs = pinmux_bias_regs,
4512 .ioctrl_regs = pinmux_ioctrl_regs,
4513
4514 .pinmux_data = pinmux_data,
4515 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
4516};