blob: 2a39d1c8884a531a77f713521a544cea1b15564a [file] [log] [blame]
Hai Pham9a8aaa32023-02-28 22:37:03 +01001// SPDX-License-Identifier: GPL-2.0
2/*
3 * R8A779A0 processor support - PFC hardware block.
4 *
5 * Copyright (C) 2021 Renesas Electronics Corp.
6 *
7 * This file is based on the drivers/pinctrl/renesas/pfc-r8a779a0.c
8 */
9
Hai Pham9a8aaa32023-02-28 22:37:03 +010010#include <dm.h>
11#include <errno.h>
12#include <dm/pinctrl.h>
13#include <linux/bitops.h>
14#include <linux/kernel.h>
15
16#include "sh_pfc.h"
17
18#define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
19
20#define CPU_ALL_GP(fn, sfx) \
21 PORT_GP_CFG_19(0, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
22 PORT_GP_CFG_23(1, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
23 PORT_GP_CFG_1(1, 23, fn, sfx, CFG_FLAGS), \
24 PORT_GP_CFG_1(1, 24, fn, sfx, CFG_FLAGS), \
25 PORT_GP_CFG_1(1, 25, fn, sfx, CFG_FLAGS), \
26 PORT_GP_CFG_1(1, 26, fn, sfx, CFG_FLAGS), \
27 PORT_GP_CFG_1(1, 27, fn, sfx, CFG_FLAGS), \
28 PORT_GP_CFG_1(1, 28, fn, sfx, CFG_FLAGS), \
29 PORT_GP_CFG_20(2, fn, sfx, CFG_FLAGS), \
30 PORT_GP_CFG_13(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
31 PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
32 PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
33 PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
34 PORT_GP_CFG_1(3, 16, fn, sfx, CFG_FLAGS), \
35 PORT_GP_CFG_1(3, 17, fn, sfx, CFG_FLAGS), \
36 PORT_GP_CFG_1(3, 18, fn, sfx, CFG_FLAGS), \
37 PORT_GP_CFG_1(3, 19, fn, sfx, CFG_FLAGS), \
38 PORT_GP_CFG_1(3, 20, fn, sfx, CFG_FLAGS), \
39 PORT_GP_CFG_1(3, 21, fn, sfx, CFG_FLAGS), \
40 PORT_GP_CFG_1(3, 22, fn, sfx, CFG_FLAGS), \
41 PORT_GP_CFG_1(3, 23, fn, sfx, CFG_FLAGS), \
42 PORT_GP_CFG_1(3, 24, fn, sfx, CFG_FLAGS), \
43 PORT_GP_CFG_1(3, 25, fn, sfx, CFG_FLAGS), \
44 PORT_GP_CFG_1(3, 26, fn, sfx, CFG_FLAGS), \
45 PORT_GP_CFG_1(3, 27, fn, sfx, CFG_FLAGS), \
46 PORT_GP_CFG_1(3, 28, fn, sfx, CFG_FLAGS), \
47 PORT_GP_CFG_1(3, 29, fn, sfx, CFG_FLAGS), \
48 PORT_GP_CFG_25(4, fn, sfx, CFG_FLAGS), \
49 PORT_GP_CFG_21(5, fn, sfx, CFG_FLAGS), \
50 PORT_GP_CFG_21(6, fn, sfx, CFG_FLAGS), \
51 PORT_GP_CFG_21(7, fn, sfx, CFG_FLAGS), \
52 PORT_GP_CFG_14(8, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33)
53
Marek Vasut8f07e8a2023-09-17 16:08:49 +020054#define CPU_ALL_NOGP(fn) \
55 PIN_NOGP_CFG(VDDQ_AVB0, "VDDQ_AVB0", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25), \
56 PIN_NOGP_CFG(VDDQ_AVB1, "VDDQ_AVB1", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25), \
57 PIN_NOGP_CFG(VDDQ_AVB2, "VDDQ_AVB2", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25), \
58 PIN_NOGP_CFG(VDDQ_TSN0, "VDDQ_TSN0", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25)
59
Hai Pham9a8aaa32023-02-28 22:37:03 +010060/* GPSR0 */
61#define GPSR0_18 F_(MSIOF2_RXD, IP2SR0_11_8)
62#define GPSR0_17 F_(MSIOF2_SCK, IP2SR0_7_4)
63#define GPSR0_16 F_(MSIOF2_TXD, IP2SR0_3_0)
64#define GPSR0_15 F_(MSIOF2_SYNC, IP1SR0_31_28)
65#define GPSR0_14 F_(MSIOF2_SS1, IP1SR0_27_24)
66#define GPSR0_13 F_(MSIOF2_SS2, IP1SR0_23_20)
67#define GPSR0_12 F_(MSIOF5_RXD, IP1SR0_19_16)
68#define GPSR0_11 F_(MSIOF5_SCK, IP1SR0_15_12)
69#define GPSR0_10 F_(MSIOF5_TXD, IP1SR0_11_8)
70#define GPSR0_9 F_(MSIOF5_SYNC, IP1SR0_7_4)
71#define GPSR0_8 F_(MSIOF5_SS1, IP1SR0_3_0)
72#define GPSR0_7 F_(MSIOF5_SS2, IP0SR0_31_28)
Marek Vasut5d7061f2024-09-11 23:09:38 +020073#define GPSR0_6 F_(IRQ0_A, IP0SR0_27_24)
74#define GPSR0_5 F_(IRQ1_A, IP0SR0_23_20)
75#define GPSR0_4 F_(IRQ2_A, IP0SR0_19_16)
76#define GPSR0_3 F_(IRQ3_A, IP0SR0_15_12)
Hai Pham9a8aaa32023-02-28 22:37:03 +010077#define GPSR0_2 F_(GP0_02, IP0SR0_11_8)
78#define GPSR0_1 F_(GP0_01, IP0SR0_7_4)
79#define GPSR0_0 F_(GP0_00, IP0SR0_3_0)
80
81/* GPSR1 */
Marek Vasut5d7061f2024-09-11 23:09:38 +020082#define GPSR1_28 F_(HTX3_A, IP3SR1_19_16)
83#define GPSR1_27 F_(HCTS3_N_A, IP3SR1_15_12)
84#define GPSR1_26 F_(HRTS3_N_A, IP3SR1_11_8)
85#define GPSR1_25 F_(HSCK3_A, IP3SR1_7_4)
86#define GPSR1_24 F_(HRX3_A, IP3SR1_3_0)
Hai Pham9a8aaa32023-02-28 22:37:03 +010087#define GPSR1_23 F_(GP1_23, IP2SR1_31_28)
88#define GPSR1_22 F_(AUDIO_CLKIN, IP2SR1_27_24)
89#define GPSR1_21 F_(AUDIO_CLKOUT, IP2SR1_23_20)
90#define GPSR1_20 F_(SSI_SD, IP2SR1_19_16)
91#define GPSR1_19 F_(SSI_WS, IP2SR1_15_12)
92#define GPSR1_18 F_(SSI_SCK, IP2SR1_11_8)
93#define GPSR1_17 F_(SCIF_CLK, IP2SR1_7_4)
94#define GPSR1_16 F_(HRX0, IP2SR1_3_0)
95#define GPSR1_15 F_(HSCK0, IP1SR1_31_28)
96#define GPSR1_14 F_(HRTS0_N, IP1SR1_27_24)
97#define GPSR1_13 F_(HCTS0_N, IP1SR1_23_20)
98#define GPSR1_12 F_(HTX0, IP1SR1_19_16)
99#define GPSR1_11 F_(MSIOF0_RXD, IP1SR1_15_12)
100#define GPSR1_10 F_(MSIOF0_SCK, IP1SR1_11_8)
101#define GPSR1_9 F_(MSIOF0_TXD, IP1SR1_7_4)
102#define GPSR1_8 F_(MSIOF0_SYNC, IP1SR1_3_0)
103#define GPSR1_7 F_(MSIOF0_SS1, IP0SR1_31_28)
104#define GPSR1_6 F_(MSIOF0_SS2, IP0SR1_27_24)
105#define GPSR1_5 F_(MSIOF1_RXD, IP0SR1_23_20)
106#define GPSR1_4 F_(MSIOF1_TXD, IP0SR1_19_16)
107#define GPSR1_3 F_(MSIOF1_SCK, IP0SR1_15_12)
108#define GPSR1_2 F_(MSIOF1_SYNC, IP0SR1_11_8)
109#define GPSR1_1 F_(MSIOF1_SS1, IP0SR1_7_4)
110#define GPSR1_0 F_(MSIOF1_SS2, IP0SR1_3_0)
111
112/* GPSR2 */
113#define GPSR2_19 F_(CANFD7_RX, IP2SR2_15_12)
114#define GPSR2_18 F_(CANFD7_TX, IP2SR2_11_8)
115#define GPSR2_17 F_(CANFD4_RX, IP2SR2_7_4)
116#define GPSR2_16 F_(CANFD4_TX, IP2SR2_3_0)
117#define GPSR2_15 F_(CANFD3_RX, IP1SR2_31_28)
118#define GPSR2_14 F_(CANFD3_TX, IP1SR2_27_24)
119#define GPSR2_13 F_(CANFD2_RX, IP1SR2_23_20)
120#define GPSR2_12 F_(CANFD2_TX, IP1SR2_19_16)
121#define GPSR2_11 F_(CANFD0_RX, IP1SR2_15_12)
122#define GPSR2_10 F_(CANFD0_TX, IP1SR2_11_8)
123#define GPSR2_9 F_(CAN_CLK, IP1SR2_7_4)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200124#define GPSR2_8 F_(TPU0TO0_A, IP1SR2_3_0)
125#define GPSR2_7 F_(TPU0TO1_A, IP0SR2_31_28)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100126#define GPSR2_6 F_(FXR_TXDB, IP0SR2_27_24)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200127#define GPSR2_5 F_(FXR_TXENB_N_A, IP0SR2_23_20)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100128#define GPSR2_4 F_(RXDB_EXTFXR, IP0SR2_19_16)
129#define GPSR2_3 F_(CLK_EXTFXR, IP0SR2_15_12)
130#define GPSR2_2 F_(RXDA_EXTFXR, IP0SR2_11_8)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200131#define GPSR2_1 F_(FXR_TXENA_N_A, IP0SR2_7_4)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100132#define GPSR2_0 F_(FXR_TXDA, IP0SR2_3_0)
133
134/* GPSR3 */
135#define GPSR3_29 F_(RPC_INT_N, IP3SR3_23_20)
136#define GPSR3_28 F_(RPC_WP_N, IP3SR3_19_16)
137#define GPSR3_27 F_(RPC_RESET_N, IP3SR3_15_12)
138#define GPSR3_26 F_(QSPI1_IO3, IP3SR3_11_8)
139#define GPSR3_25 F_(QSPI1_SSL, IP3SR3_7_4)
140#define GPSR3_24 F_(QSPI1_IO2, IP3SR3_3_0)
141#define GPSR3_23 F_(QSPI1_MISO_IO1, IP2SR3_31_28)
142#define GPSR3_22 F_(QSPI1_SPCLK, IP2SR3_27_24)
143#define GPSR3_21 F_(QSPI1_MOSI_IO0, IP2SR3_23_20)
144#define GPSR3_20 F_(QSPI0_SPCLK, IP2SR3_19_16)
145#define GPSR3_19 F_(QSPI0_MOSI_IO0, IP2SR3_15_12)
146#define GPSR3_18 F_(QSPI0_MISO_IO1, IP2SR3_11_8)
147#define GPSR3_17 F_(QSPI0_IO2, IP2SR3_7_4)
148#define GPSR3_16 F_(QSPI0_IO3, IP2SR3_3_0)
149#define GPSR3_15 F_(QSPI0_SSL, IP1SR3_31_28)
150#define GPSR3_14 F_(IPC_CLKOUT, IP1SR3_27_24)
151#define GPSR3_13 F_(IPC_CLKIN, IP1SR3_23_20)
152#define GPSR3_12 F_(SD_WP, IP1SR3_19_16)
153#define GPSR3_11 F_(SD_CD, IP1SR3_15_12)
154#define GPSR3_10 F_(MMC_SD_CMD, IP1SR3_11_8)
155#define GPSR3_9 F_(MMC_D6, IP1SR3_7_4)
156#define GPSR3_8 F_(MMC_D7, IP1SR3_3_0)
157#define GPSR3_7 F_(MMC_D4, IP0SR3_31_28)
158#define GPSR3_6 F_(MMC_D5, IP0SR3_27_24)
159#define GPSR3_5 F_(MMC_SD_D3, IP0SR3_23_20)
160#define GPSR3_4 F_(MMC_DS, IP0SR3_19_16)
161#define GPSR3_3 F_(MMC_SD_CLK, IP0SR3_15_12)
162#define GPSR3_2 F_(MMC_SD_D2, IP0SR3_11_8)
163#define GPSR3_1 F_(MMC_SD_D0, IP0SR3_7_4)
164#define GPSR3_0 F_(MMC_SD_D1, IP0SR3_3_0)
165
166/* GPSR4 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200167#define GPSR4_24 F_(AVS1, IP3SR4_3_0)
168#define GPSR4_23 F_(AVS0, IP2SR4_31_28)
169#define GPSR4_22 F_(PCIE1_CLKREQ_N, IP2SR4_27_24)
170#define GPSR4_21 F_(PCIE0_CLKREQ_N, IP2SR4_23_20)
171#define GPSR4_20 F_(TSN0_TXCREFCLK, IP2SR4_19_16)
172#define GPSR4_19 F_(TSN0_TD2, IP2SR4_15_12)
173#define GPSR4_18 F_(TSN0_TD3, IP2SR4_11_8)
174#define GPSR4_17 F_(TSN0_RD2, IP2SR4_7_4)
175#define GPSR4_16 F_(TSN0_RD3, IP2SR4_3_0)
176#define GPSR4_15 F_(TSN0_TD0, IP1SR4_31_28)
177#define GPSR4_14 F_(TSN0_TD1, IP1SR4_27_24)
178#define GPSR4_13 F_(TSN0_RD1, IP1SR4_23_20)
179#define GPSR4_12 F_(TSN0_TXC, IP1SR4_19_16)
180#define GPSR4_11 F_(TSN0_RXC, IP1SR4_15_12)
181#define GPSR4_10 F_(TSN0_RD0, IP1SR4_11_8)
182#define GPSR4_9 F_(TSN0_TX_CTL, IP1SR4_7_4)
183#define GPSR4_8 F_(TSN0_AVTP_PPS0, IP1SR4_3_0)
184#define GPSR4_7 F_(TSN0_RX_CTL, IP0SR4_31_28)
185#define GPSR4_6 F_(TSN0_AVTP_CAPTURE, IP0SR4_27_24)
186#define GPSR4_5 F_(TSN0_AVTP_MATCH, IP0SR4_23_20)
187#define GPSR4_4 F_(TSN0_LINK, IP0SR4_19_16)
188#define GPSR4_3 F_(TSN0_PHY_INT, IP0SR4_15_12)
189#define GPSR4_2 F_(TSN0_AVTP_PPS1, IP0SR4_11_8)
190#define GPSR4_1 F_(TSN0_MDC, IP0SR4_7_4)
191#define GPSR4_0 F_(TSN0_MDIO, IP0SR4_3_0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100192
193/* GPSR 5 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200194#define GPSR5_20 F_(AVB2_RX_CTL, IP2SR5_19_16)
195#define GPSR5_19 F_(AVB2_TX_CTL, IP2SR5_15_12)
196#define GPSR5_18 F_(AVB2_RXC, IP2SR5_11_8)
197#define GPSR5_17 F_(AVB2_RD0, IP2SR5_7_4)
198#define GPSR5_16 F_(AVB2_TXC, IP2SR5_3_0)
199#define GPSR5_15 F_(AVB2_TD0, IP1SR5_31_28)
200#define GPSR5_14 F_(AVB2_RD1, IP1SR5_27_24)
201#define GPSR5_13 F_(AVB2_RD2, IP1SR5_23_20)
202#define GPSR5_12 F_(AVB2_TD1, IP1SR5_19_16)
203#define GPSR5_11 F_(AVB2_TD2, IP1SR5_15_12)
204#define GPSR5_10 F_(AVB2_MDIO, IP1SR5_11_8)
205#define GPSR5_9 F_(AVB2_RD3, IP1SR5_7_4)
206#define GPSR5_8 F_(AVB2_TD3, IP1SR5_3_0)
207#define GPSR5_7 F_(AVB2_TXCREFCLK, IP0SR5_31_28)
208#define GPSR5_6 F_(AVB2_MDC, IP0SR5_27_24)
209#define GPSR5_5 F_(AVB2_MAGIC, IP0SR5_23_20)
210#define GPSR5_4 F_(AVB2_PHY_INT, IP0SR5_19_16)
211#define GPSR5_3 F_(AVB2_LINK, IP0SR5_15_12)
212#define GPSR5_2 F_(AVB2_AVTP_MATCH, IP0SR5_11_8)
213#define GPSR5_1 F_(AVB2_AVTP_CAPTURE, IP0SR5_7_4)
214#define GPSR5_0 F_(AVB2_AVTP_PPS, IP0SR5_3_0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100215
216/* GPSR 6 */
217#define GPSR6_20 F_(AVB1_TXCREFCLK, IP2SR6_19_16)
218#define GPSR6_19 F_(AVB1_RD3, IP2SR6_15_12)
219#define GPSR6_18 F_(AVB1_TD3, IP2SR6_11_8)
220#define GPSR6_17 F_(AVB1_RD2, IP2SR6_7_4)
221#define GPSR6_16 F_(AVB1_TD2, IP2SR6_3_0)
222#define GPSR6_15 F_(AVB1_RD0, IP1SR6_31_28)
223#define GPSR6_14 F_(AVB1_RD1, IP1SR6_27_24)
224#define GPSR6_13 F_(AVB1_TD0, IP1SR6_23_20)
225#define GPSR6_12 F_(AVB1_TD1, IP1SR6_19_16)
226#define GPSR6_11 F_(AVB1_AVTP_CAPTURE, IP1SR6_15_12)
227#define GPSR6_10 F_(AVB1_AVTP_PPS, IP1SR6_11_8)
228#define GPSR6_9 F_(AVB1_RX_CTL, IP1SR6_7_4)
229#define GPSR6_8 F_(AVB1_RXC, IP1SR6_3_0)
230#define GPSR6_7 F_(AVB1_TX_CTL, IP0SR6_31_28)
231#define GPSR6_6 F_(AVB1_TXC, IP0SR6_27_24)
232#define GPSR6_5 F_(AVB1_AVTP_MATCH, IP0SR6_23_20)
233#define GPSR6_4 F_(AVB1_LINK, IP0SR6_19_16)
234#define GPSR6_3 F_(AVB1_PHY_INT, IP0SR6_15_12)
235#define GPSR6_2 F_(AVB1_MDC, IP0SR6_11_8)
236#define GPSR6_1 F_(AVB1_MAGIC, IP0SR6_7_4)
237#define GPSR6_0 F_(AVB1_MDIO, IP0SR6_3_0)
238
239/* GPSR7 */
240#define GPSR7_20 F_(AVB0_RX_CTL, IP2SR7_19_16)
241#define GPSR7_19 F_(AVB0_RXC, IP2SR7_15_12)
242#define GPSR7_18 F_(AVB0_RD0, IP2SR7_11_8)
243#define GPSR7_17 F_(AVB0_RD1, IP2SR7_7_4)
244#define GPSR7_16 F_(AVB0_TX_CTL, IP2SR7_3_0)
245#define GPSR7_15 F_(AVB0_TXC, IP1SR7_31_28)
246#define GPSR7_14 F_(AVB0_MDIO, IP1SR7_27_24)
247#define GPSR7_13 F_(AVB0_MDC, IP1SR7_23_20)
248#define GPSR7_12 F_(AVB0_RD2, IP1SR7_19_16)
249#define GPSR7_11 F_(AVB0_TD0, IP1SR7_15_12)
250#define GPSR7_10 F_(AVB0_MAGIC, IP1SR7_11_8)
251#define GPSR7_9 F_(AVB0_TXCREFCLK, IP1SR7_7_4)
252#define GPSR7_8 F_(AVB0_RD3, IP1SR7_3_0)
253#define GPSR7_7 F_(AVB0_TD1, IP0SR7_31_28)
254#define GPSR7_6 F_(AVB0_TD2, IP0SR7_27_24)
255#define GPSR7_5 F_(AVB0_PHY_INT, IP0SR7_23_20)
256#define GPSR7_4 F_(AVB0_LINK, IP0SR7_19_16)
257#define GPSR7_3 F_(AVB0_TD3, IP0SR7_15_12)
258#define GPSR7_2 F_(AVB0_AVTP_MATCH, IP0SR7_11_8)
259#define GPSR7_1 F_(AVB0_AVTP_CAPTURE, IP0SR7_7_4)
260#define GPSR7_0 F_(AVB0_AVTP_PPS, IP0SR7_3_0)
261
262/* GPSR8 */
263#define GPSR8_13 F_(GP8_13, IP1SR8_23_20)
264#define GPSR8_12 F_(GP8_12, IP1SR8_19_16)
265#define GPSR8_11 F_(SDA5, IP1SR8_15_12)
266#define GPSR8_10 F_(SCL5, IP1SR8_11_8)
267#define GPSR8_9 F_(SDA4, IP1SR8_7_4)
268#define GPSR8_8 F_(SCL4, IP1SR8_3_0)
269#define GPSR8_7 F_(SDA3, IP0SR8_31_28)
270#define GPSR8_6 F_(SCL3, IP0SR8_27_24)
271#define GPSR8_5 F_(SDA2, IP0SR8_23_20)
272#define GPSR8_4 F_(SCL2, IP0SR8_19_16)
273#define GPSR8_3 F_(SDA1, IP0SR8_15_12)
274#define GPSR8_2 F_(SCL1, IP0SR8_11_8)
275#define GPSR8_1 F_(SDA0, IP0SR8_7_4)
276#define GPSR8_0 F_(SCL0, IP0SR8_3_0)
277
278/* SR0 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200279/* IP0SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200280#define IP0SR0_3_0 F_(0, 0) FM(ERROROUTC_N_B) FM(TCLK2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200281#define IP0SR0_7_4 F_(0, 0) FM(MSIOF3_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282#define IP0SR0_11_8 F_(0, 0) FM(MSIOF3_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200283#define IP0SR0_15_12 FM(IRQ3_A) FM(MSIOF3_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284#define IP0SR0_19_16 FM(IRQ2_A) FM(MSIOF3_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285#define IP0SR0_23_20 FM(IRQ1_A) FM(MSIOF3_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286#define IP0SR0_27_24 FM(IRQ0_A) FM(MSIOF3_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200287#define IP0SR0_31_28 FM(MSIOF5_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100288
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200289/* IP1SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
290#define IP1SR0_3_0 FM(MSIOF5_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291#define IP1SR0_7_4 FM(MSIOF5_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292#define IP1SR0_11_8 FM(MSIOF5_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293#define IP1SR0_15_12 FM(MSIOF5_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294#define IP1SR0_19_16 FM(MSIOF5_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200295#define IP1SR0_23_20 FM(MSIOF2_SS2) FM(TCLK1_A) FM(IRQ2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296#define IP1SR0_27_24 FM(MSIOF2_SS1) FM(HTX1_A) FM(TX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297#define IP1SR0_31_28 FM(MSIOF2_SYNC) FM(HRX1_A) FM(RX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100298
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200299/* IP2SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200300#define IP2SR0_3_0 FM(MSIOF2_TXD) FM(HCTS1_N_A) FM(CTS1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301#define IP2SR0_7_4 FM(MSIOF2_SCK) FM(HRTS1_N_A) FM(RTS1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302#define IP2SR0_11_8 FM(MSIOF2_RXD) FM(HSCK1_A) FM(SCK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100303
304/* SR1 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200305/* IP0SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200306#define IP0SR1_3_0 FM(MSIOF1_SS2) FM(HTX3_B) FM(TX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307#define IP0SR1_7_4 FM(MSIOF1_SS1) FM(HCTS3_N_B) FM(RX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308#define IP0SR1_11_8 FM(MSIOF1_SYNC) FM(HRTS3_N_B) FM(RTS3_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309#define IP0SR1_15_12 FM(MSIOF1_SCK) FM(HSCK3_B) FM(CTS3_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310#define IP0SR1_19_16 FM(MSIOF1_TXD) FM(HRX3_B) FM(SCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200311#define IP0SR1_23_20 FM(MSIOF1_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200312#define IP0SR1_27_24 FM(MSIOF0_SS2) FM(HTX1_B) FM(TX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313#define IP0SR1_31_28 FM(MSIOF0_SS1) FM(HRX1_B) FM(RX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100314
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200315/* IP1SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200316#define IP1SR1_3_0 FM(MSIOF0_SYNC) FM(HCTS1_N_B) FM(CTS1_N_B) FM(CANFD5_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317#define IP1SR1_7_4 FM(MSIOF0_TXD) FM(HRTS1_N_B) FM(RTS1_N_B) FM(CANFD5_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
318#define IP1SR1_11_8 FM(MSIOF0_SCK) FM(HSCK1_B) FM(SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200319#define IP1SR1_15_12 FM(MSIOF0_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320#define IP1SR1_19_16 FM(HTX0) FM(TX0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200321#define IP1SR1_23_20 FM(HCTS0_N) FM(CTS0_N) FM(PWM8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322#define IP1SR1_27_24 FM(HRTS0_N) FM(RTS0_N) FM(PWM9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323#define IP1SR1_31_28 FM(HSCK0) FM(SCK0) FM(PWM0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100324
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200325/* IP2SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
326#define IP2SR1_3_0 FM(HRX0) FM(RX0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327#define IP2SR1_7_4 FM(SCIF_CLK) FM(IRQ4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200328#define IP2SR1_11_8 FM(SSI_SCK) FM(TCLK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329#define IP2SR1_15_12 FM(SSI_WS) FM(TCLK4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330#define IP2SR1_19_16 FM(SSI_SD) FM(IRQ0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331#define IP2SR1_23_20 FM(AUDIO_CLKOUT) FM(IRQ1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200332#define IP2SR1_27_24 FM(AUDIO_CLKIN) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200333#define IP2SR1_31_28 F_(0, 0) FM(TCLK2_A) FM(MSIOF4_SS1) FM(IRQ3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100334
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200335/* IP3SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200336#define IP3SR1_3_0 FM(HRX3_A) FM(SCK3_A) FM(MSIOF4_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337#define IP3SR1_7_4 FM(HSCK3_A) FM(CTS3_N_A) FM(MSIOF4_SCK) FM(TPU0TO0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338#define IP3SR1_11_8 FM(HRTS3_N_A) FM(RTS3_N_A) FM(MSIOF4_TXD) FM(TPU0TO1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339#define IP3SR1_15_12 FM(HCTS3_N_A) FM(RX3_A) FM(MSIOF4_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340#define IP3SR1_19_16 FM(HTX3_A) FM(TX3_A) FM(MSIOF4_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100341
342/* SR2 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200343/* IP0SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200344#define IP0SR2_3_0 FM(FXR_TXDA) FM(CANFD1_TX) FM(TPU0TO2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
345#define IP0SR2_7_4 FM(FXR_TXENA_N_A) FM(CANFD1_RX) FM(TPU0TO3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346#define IP0SR2_11_8 FM(RXDA_EXTFXR) FM(CANFD5_TX_A) FM(IRQ5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347#define IP0SR2_15_12 FM(CLK_EXTFXR) FM(CANFD5_RX_A) FM(IRQ4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200348#define IP0SR2_19_16 FM(RXDB_EXTFXR) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200349#define IP0SR2_23_20 FM(FXR_TXENB_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200350#define IP0SR2_27_24 FM(FXR_TXDB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200351#define IP0SR2_31_28 FM(TPU0TO1_A) FM(CANFD6_TX) F_(0, 0) FM(TCLK2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100352
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200353/* IP1SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200354#define IP1SR2_3_0 FM(TPU0TO0_A) FM(CANFD6_RX) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
355#define IP1SR2_7_4 FM(CAN_CLK) FM(FXR_TXENA_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
356#define IP1SR2_11_8 FM(CANFD0_TX) FM(FXR_TXENB_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200357#define IP1SR2_15_12 FM(CANFD0_RX) FM(STPWT_EXTFXR) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200358#define IP1SR2_19_16 FM(CANFD2_TX) FM(TPU0TO2_A) F_(0, 0) FM(TCLK3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
359#define IP1SR2_23_20 FM(CANFD2_RX) FM(TPU0TO3_A) FM(PWM1_B) FM(TCLK4_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
360#define IP1SR2_27_24 FM(CANFD3_TX) F_(0, 0) FM(PWM2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200361#define IP1SR2_31_28 FM(CANFD3_RX) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100362
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200363/* IP2SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
364#define IP2SR2_3_0 FM(CANFD4_TX) F_(0, 0) FM(PWM4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
365#define IP2SR2_7_4 FM(CANFD4_RX) F_(0, 0) FM(PWM5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
366#define IP2SR2_11_8 FM(CANFD7_TX) F_(0, 0) FM(PWM6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
367#define IP2SR2_15_12 FM(CANFD7_RX) F_(0, 0) FM(PWM7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100368
369/* SR3 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200370/* IP0SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
371#define IP0SR3_3_0 FM(MMC_SD_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
372#define IP0SR3_7_4 FM(MMC_SD_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
373#define IP0SR3_11_8 FM(MMC_SD_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
374#define IP0SR3_15_12 FM(MMC_SD_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
375#define IP0SR3_19_16 FM(MMC_DS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
376#define IP0SR3_23_20 FM(MMC_SD_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
377#define IP0SR3_27_24 FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
378#define IP0SR3_31_28 FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
379
380/* IP1SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
381#define IP1SR3_3_0 FM(MMC_D7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
382#define IP1SR3_7_4 FM(MMC_D6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
383#define IP1SR3_11_8 FM(MMC_SD_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
384#define IP1SR3_15_12 FM(SD_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
385#define IP1SR3_19_16 FM(SD_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut5d7061f2024-09-11 23:09:38 +0200386#define IP1SR3_23_20 FM(IPC_CLKIN) FM(IPC_CLKEN_IN) FM(PWM1_A) FM(TCLK3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
387#define IP1SR3_27_24 FM(IPC_CLKOUT) FM(IPC_CLKEN_OUT) FM(ERROROUTC_N_A) FM(TCLK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200388#define IP1SR3_31_28 FM(QSPI0_SSL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
389
390/* IP2SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
391#define IP2SR3_3_0 FM(QSPI0_IO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
392#define IP2SR3_7_4 FM(QSPI0_IO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
393#define IP2SR3_11_8 FM(QSPI0_MISO_IO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
394#define IP2SR3_15_12 FM(QSPI0_MOSI_IO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
395#define IP2SR3_19_16 FM(QSPI0_SPCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
396#define IP2SR3_23_20 FM(QSPI1_MOSI_IO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
397#define IP2SR3_27_24 FM(QSPI1_SPCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
398#define IP2SR3_31_28 FM(QSPI1_MISO_IO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100399
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200400/* IP3SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
401#define IP3SR3_3_0 FM(QSPI1_IO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
402#define IP3SR3_7_4 FM(QSPI1_SSL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
403#define IP3SR3_11_8 FM(QSPI1_IO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
404#define IP3SR3_15_12 FM(RPC_RESET_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
405#define IP3SR3_19_16 FM(RPC_WP_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
406#define IP3SR3_23_20 FM(RPC_INT_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100407
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200408/* SR4 */
409/* IP0SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
410#define IP0SR4_3_0 FM(TSN0_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
411#define IP0SR4_7_4 FM(TSN0_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
412#define IP0SR4_11_8 FM(TSN0_AVTP_PPS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
413#define IP0SR4_15_12 FM(TSN0_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
414#define IP0SR4_19_16 FM(TSN0_LINK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
415#define IP0SR4_23_20 FM(TSN0_AVTP_MATCH) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
416#define IP0SR4_27_24 FM(TSN0_AVTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
417#define IP0SR4_31_28 FM(TSN0_RX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100418
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200419/* IP1SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
420#define IP1SR4_3_0 FM(TSN0_AVTP_PPS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
421#define IP1SR4_7_4 FM(TSN0_TX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
422#define IP1SR4_11_8 FM(TSN0_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
423#define IP1SR4_15_12 FM(TSN0_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
424#define IP1SR4_19_16 FM(TSN0_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
425#define IP1SR4_23_20 FM(TSN0_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
426#define IP1SR4_27_24 FM(TSN0_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
427#define IP1SR4_31_28 FM(TSN0_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
428
429/* IP2SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
430#define IP2SR4_3_0 FM(TSN0_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
431#define IP2SR4_7_4 FM(TSN0_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
432#define IP2SR4_11_8 FM(TSN0_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
433#define IP2SR4_15_12 FM(TSN0_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
434#define IP2SR4_19_16 FM(TSN0_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
435#define IP2SR4_23_20 FM(PCIE0_CLKREQ_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
436#define IP2SR4_27_24 FM(PCIE1_CLKREQ_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
437#define IP2SR4_31_28 FM(AVS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
438
439/* IP3SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
440#define IP3SR4_3_0 FM(AVS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
441
442/* SR5 */
443/* IP0SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
444#define IP0SR5_3_0 FM(AVB2_AVTP_PPS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
445#define IP0SR5_7_4 FM(AVB2_AVTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
446#define IP0SR5_11_8 FM(AVB2_AVTP_MATCH) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
447#define IP0SR5_15_12 FM(AVB2_LINK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
448#define IP0SR5_19_16 FM(AVB2_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
449#define IP0SR5_23_20 FM(AVB2_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
450#define IP0SR5_27_24 FM(AVB2_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
451#define IP0SR5_31_28 FM(AVB2_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
452
453/* IP1SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
454#define IP1SR5_3_0 FM(AVB2_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
455#define IP1SR5_7_4 FM(AVB2_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
456#define IP1SR5_11_8 FM(AVB2_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
457#define IP1SR5_15_12 FM(AVB2_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
458#define IP1SR5_19_16 FM(AVB2_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
459#define IP1SR5_23_20 FM(AVB2_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
460#define IP1SR5_27_24 FM(AVB2_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
461#define IP1SR5_31_28 FM(AVB2_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
462
463/* IP2SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
464#define IP2SR5_3_0 FM(AVB2_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
465#define IP2SR5_7_4 FM(AVB2_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
466#define IP2SR5_11_8 FM(AVB2_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
467#define IP2SR5_15_12 FM(AVB2_TX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
468#define IP2SR5_19_16 FM(AVB2_RX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100469
470/* SR6 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200471/* IP0SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
472#define IP0SR6_3_0 FM(AVB1_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
473#define IP0SR6_7_4 FM(AVB1_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
474#define IP0SR6_11_8 FM(AVB1_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
475#define IP0SR6_15_12 FM(AVB1_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
476#define IP0SR6_19_16 FM(AVB1_LINK) FM(AVB1_MII_TX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
477#define IP0SR6_23_20 FM(AVB1_AVTP_MATCH) FM(AVB1_MII_RX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
478#define IP0SR6_27_24 FM(AVB1_TXC) FM(AVB1_MII_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
479#define IP0SR6_31_28 FM(AVB1_TX_CTL) FM(AVB1_MII_TX_EN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100480
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200481/* IP1SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
482#define IP1SR6_3_0 FM(AVB1_RXC) FM(AVB1_MII_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
483#define IP1SR6_7_4 FM(AVB1_RX_CTL) FM(AVB1_MII_RX_DV) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
484#define IP1SR6_11_8 FM(AVB1_AVTP_PPS) FM(AVB1_MII_COL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
485#define IP1SR6_15_12 FM(AVB1_AVTP_CAPTURE) FM(AVB1_MII_CRS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
486#define IP1SR6_19_16 FM(AVB1_TD1) FM(AVB1_MII_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
487#define IP1SR6_23_20 FM(AVB1_TD0) FM(AVB1_MII_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
488#define IP1SR6_27_24 FM(AVB1_RD1) FM(AVB1_MII_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
489#define IP1SR6_31_28 FM(AVB1_RD0) FM(AVB1_MII_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100490
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200491/* IP2SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
492#define IP2SR6_3_0 FM(AVB1_TD2) FM(AVB1_MII_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
493#define IP2SR6_7_4 FM(AVB1_RD2) FM(AVB1_MII_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
494#define IP2SR6_11_8 FM(AVB1_TD3) FM(AVB1_MII_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
495#define IP2SR6_15_12 FM(AVB1_RD3) FM(AVB1_MII_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
496#define IP2SR6_19_16 FM(AVB1_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100497
498/* SR7 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200499/* IP0SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
500#define IP0SR7_3_0 FM(AVB0_AVTP_PPS) FM(AVB0_MII_COL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
501#define IP0SR7_7_4 FM(AVB0_AVTP_CAPTURE) FM(AVB0_MII_CRS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
502#define IP0SR7_11_8 FM(AVB0_AVTP_MATCH) FM(AVB0_MII_RX_ER) FM(CC5_OSCOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
503#define IP0SR7_15_12 FM(AVB0_TD3) FM(AVB0_MII_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
504#define IP0SR7_19_16 FM(AVB0_LINK) FM(AVB0_MII_TX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
505#define IP0SR7_23_20 FM(AVB0_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
506#define IP0SR7_27_24 FM(AVB0_TD2) FM(AVB0_MII_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
507#define IP0SR7_31_28 FM(AVB0_TD1) FM(AVB0_MII_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100508
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200509/* IP1SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
510#define IP1SR7_3_0 FM(AVB0_RD3) FM(AVB0_MII_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
511#define IP1SR7_7_4 FM(AVB0_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
512#define IP1SR7_11_8 FM(AVB0_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
513#define IP1SR7_15_12 FM(AVB0_TD0) FM(AVB0_MII_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
514#define IP1SR7_19_16 FM(AVB0_RD2) FM(AVB0_MII_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
515#define IP1SR7_23_20 FM(AVB0_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
516#define IP1SR7_27_24 FM(AVB0_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
517#define IP1SR7_31_28 FM(AVB0_TXC) FM(AVB0_MII_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100518
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200519/* IP2SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
520#define IP2SR7_3_0 FM(AVB0_TX_CTL) FM(AVB0_MII_TX_EN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
521#define IP2SR7_7_4 FM(AVB0_RD1) FM(AVB0_MII_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
522#define IP2SR7_11_8 FM(AVB0_RD0) FM(AVB0_MII_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
523#define IP2SR7_15_12 FM(AVB0_RXC) FM(AVB0_MII_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
524#define IP2SR7_19_16 FM(AVB0_RX_CTL) FM(AVB0_MII_RX_DV) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100525
526/* SR8 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200527/* IP0SR8 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
528#define IP0SR8_3_0 FM(SCL0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
529#define IP0SR8_7_4 FM(SDA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
530#define IP0SR8_11_8 FM(SCL1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
531#define IP0SR8_15_12 FM(SDA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
532#define IP0SR8_19_16 FM(SCL2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
533#define IP0SR8_23_20 FM(SDA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
534#define IP0SR8_27_24 FM(SCL3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
535#define IP0SR8_31_28 FM(SDA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100536
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200537/* IP1SR8 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
538#define IP1SR8_3_0 FM(SCL4) FM(HRX2) FM(SCK4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
539#define IP1SR8_7_4 FM(SDA4) FM(HTX2) FM(CTS4_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
540#define IP1SR8_11_8 FM(SCL5) FM(HRTS2_N) FM(RTS4_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
541#define IP1SR8_15_12 FM(SDA5) FM(SCIF_CLK2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
542#define IP1SR8_19_16 F_(0, 0) FM(HCTS2_N) FM(TX4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
543#define IP1SR8_23_20 F_(0, 0) FM(HSCK2) FM(RX4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Hai Pham9a8aaa32023-02-28 22:37:03 +0100544
545#define PINMUX_GPSR \
546 GPSR3_29 \
547 GPSR1_28 GPSR3_28 \
548 GPSR1_27 GPSR3_27 \
549 GPSR1_26 GPSR3_26 \
550 GPSR1_25 GPSR3_25 \
551 GPSR1_24 GPSR3_24 GPSR4_24 \
552 GPSR1_23 GPSR3_23 GPSR4_23 \
553 GPSR1_22 GPSR3_22 GPSR4_22 \
554 GPSR1_21 GPSR3_21 GPSR4_21 \
555 GPSR1_20 GPSR3_20 GPSR4_20 GPSR5_20 GPSR6_20 GPSR7_20 \
556 GPSR1_19 GPSR2_19 GPSR3_19 GPSR4_19 GPSR5_19 GPSR6_19 GPSR7_19 \
557GPSR0_18 GPSR1_18 GPSR2_18 GPSR3_18 GPSR4_18 GPSR5_18 GPSR6_18 GPSR7_18 \
558GPSR0_17 GPSR1_17 GPSR2_17 GPSR3_17 GPSR4_17 GPSR5_17 GPSR6_17 GPSR7_17 \
559GPSR0_16 GPSR1_16 GPSR2_16 GPSR3_16 GPSR4_16 GPSR5_16 GPSR6_16 GPSR7_16 \
560GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 GPSR7_15 \
561GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 GPSR7_14 \
562GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 GPSR7_13 GPSR8_13 \
563GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 GPSR7_12 GPSR8_12 \
564GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 GPSR7_11 GPSR8_11 \
565GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 GPSR7_10 GPSR8_10 \
566GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 GPSR7_9 GPSR8_9 \
567GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 GPSR7_8 GPSR8_8 \
568GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 GPSR7_7 GPSR8_7 \
569GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 GPSR7_6 GPSR8_6 \
570GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 GPSR7_5 GPSR8_5 \
571GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 GPSR7_4 GPSR8_4 \
572GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 GPSR8_3 \
573GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 GPSR8_2 \
574GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 GPSR8_1 \
575GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0 GPSR8_0
576
577#define PINMUX_IPSR \
578\
579FM(IP0SR0_3_0) IP0SR0_3_0 FM(IP1SR0_3_0) IP1SR0_3_0 FM(IP2SR0_3_0) IP2SR0_3_0 \
580FM(IP0SR0_7_4) IP0SR0_7_4 FM(IP1SR0_7_4) IP1SR0_7_4 FM(IP2SR0_7_4) IP2SR0_7_4 \
581FM(IP0SR0_11_8) IP0SR0_11_8 FM(IP1SR0_11_8) IP1SR0_11_8 FM(IP2SR0_11_8) IP2SR0_11_8 \
582FM(IP0SR0_15_12) IP0SR0_15_12 FM(IP1SR0_15_12) IP1SR0_15_12 \
583FM(IP0SR0_19_16) IP0SR0_19_16 FM(IP1SR0_19_16) IP1SR0_19_16 \
584FM(IP0SR0_23_20) IP0SR0_23_20 FM(IP1SR0_23_20) IP1SR0_23_20 \
585FM(IP0SR0_27_24) IP0SR0_27_24 FM(IP1SR0_27_24) IP1SR0_27_24 \
586FM(IP0SR0_31_28) IP0SR0_31_28 FM(IP1SR0_31_28) IP1SR0_31_28 \
587\
588FM(IP0SR1_3_0) IP0SR1_3_0 FM(IP1SR1_3_0) IP1SR1_3_0 FM(IP2SR1_3_0) IP2SR1_3_0 FM(IP3SR1_3_0) IP3SR1_3_0 \
589FM(IP0SR1_7_4) IP0SR1_7_4 FM(IP1SR1_7_4) IP1SR1_7_4 FM(IP2SR1_7_4) IP2SR1_7_4 FM(IP3SR1_7_4) IP3SR1_7_4 \
590FM(IP0SR1_11_8) IP0SR1_11_8 FM(IP1SR1_11_8) IP1SR1_11_8 FM(IP2SR1_11_8) IP2SR1_11_8 FM(IP3SR1_11_8) IP3SR1_11_8 \
591FM(IP0SR1_15_12) IP0SR1_15_12 FM(IP1SR1_15_12) IP1SR1_15_12 FM(IP2SR1_15_12) IP2SR1_15_12 FM(IP3SR1_15_12) IP3SR1_15_12 \
592FM(IP0SR1_19_16) IP0SR1_19_16 FM(IP1SR1_19_16) IP1SR1_19_16 FM(IP2SR1_19_16) IP2SR1_19_16 FM(IP3SR1_19_16) IP3SR1_19_16 \
593FM(IP0SR1_23_20) IP0SR1_23_20 FM(IP1SR1_23_20) IP1SR1_23_20 FM(IP2SR1_23_20) IP2SR1_23_20 \
594FM(IP0SR1_27_24) IP0SR1_27_24 FM(IP1SR1_27_24) IP1SR1_27_24 FM(IP2SR1_27_24) IP2SR1_27_24 \
595FM(IP0SR1_31_28) IP0SR1_31_28 FM(IP1SR1_31_28) IP1SR1_31_28 FM(IP2SR1_31_28) IP2SR1_31_28 \
596\
597FM(IP0SR2_3_0) IP0SR2_3_0 FM(IP1SR2_3_0) IP1SR2_3_0 FM(IP2SR2_3_0) IP2SR2_3_0 \
598FM(IP0SR2_7_4) IP0SR2_7_4 FM(IP1SR2_7_4) IP1SR2_7_4 FM(IP2SR2_7_4) IP2SR2_7_4 \
599FM(IP0SR2_11_8) IP0SR2_11_8 FM(IP1SR2_11_8) IP1SR2_11_8 FM(IP2SR2_11_8) IP2SR2_11_8 \
600FM(IP0SR2_15_12) IP0SR2_15_12 FM(IP1SR2_15_12) IP1SR2_15_12 FM(IP2SR2_15_12) IP2SR2_15_12 \
601FM(IP0SR2_19_16) IP0SR2_19_16 FM(IP1SR2_19_16) IP1SR2_19_16 \
602FM(IP0SR2_23_20) IP0SR2_23_20 FM(IP1SR2_23_20) IP1SR2_23_20 \
603FM(IP0SR2_27_24) IP0SR2_27_24 FM(IP1SR2_27_24) IP1SR2_27_24 \
604FM(IP0SR2_31_28) IP0SR2_31_28 FM(IP1SR2_31_28) IP1SR2_31_28 \
605\
606FM(IP0SR3_3_0) IP0SR3_3_0 FM(IP1SR3_3_0) IP1SR3_3_0 FM(IP2SR3_3_0) IP2SR3_3_0 FM(IP3SR3_3_0) IP3SR3_3_0 \
607FM(IP0SR3_7_4) IP0SR3_7_4 FM(IP1SR3_7_4) IP1SR3_7_4 FM(IP2SR3_7_4) IP2SR3_7_4 FM(IP3SR3_7_4) IP3SR3_7_4 \
608FM(IP0SR3_11_8) IP0SR3_11_8 FM(IP1SR3_11_8) IP1SR3_11_8 FM(IP2SR3_11_8) IP2SR3_11_8 FM(IP3SR3_11_8) IP3SR3_11_8 \
609FM(IP0SR3_15_12) IP0SR3_15_12 FM(IP1SR3_15_12) IP1SR3_15_12 FM(IP2SR3_15_12) IP2SR3_15_12 FM(IP3SR3_15_12) IP3SR3_15_12 \
610FM(IP0SR3_19_16) IP0SR3_19_16 FM(IP1SR3_19_16) IP1SR3_19_16 FM(IP2SR3_19_16) IP2SR3_19_16 FM(IP3SR3_19_16) IP3SR3_19_16 \
611FM(IP0SR3_23_20) IP0SR3_23_20 FM(IP1SR3_23_20) IP1SR3_23_20 FM(IP2SR3_23_20) IP2SR3_23_20 FM(IP3SR3_23_20) IP3SR3_23_20 \
612FM(IP0SR3_27_24) IP0SR3_27_24 FM(IP1SR3_27_24) IP1SR3_27_24 FM(IP2SR3_27_24) IP2SR3_27_24 \
613FM(IP0SR3_31_28) IP0SR3_31_28 FM(IP1SR3_31_28) IP1SR3_31_28 FM(IP2SR3_31_28) IP2SR3_31_28 \
614\
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200615FM(IP0SR4_3_0) IP0SR4_3_0 FM(IP1SR4_3_0) IP1SR4_3_0 FM(IP2SR4_3_0) IP2SR4_3_0 FM(IP3SR4_3_0) IP3SR4_3_0 \
616FM(IP0SR4_7_4) IP0SR4_7_4 FM(IP1SR4_7_4) IP1SR4_7_4 FM(IP2SR4_7_4) IP2SR4_7_4 \
617FM(IP0SR4_11_8) IP0SR4_11_8 FM(IP1SR4_11_8) IP1SR4_11_8 FM(IP2SR4_11_8) IP2SR4_11_8 \
618FM(IP0SR4_15_12) IP0SR4_15_12 FM(IP1SR4_15_12) IP1SR4_15_12 FM(IP2SR4_15_12) IP2SR4_15_12 \
619FM(IP0SR4_19_16) IP0SR4_19_16 FM(IP1SR4_19_16) IP1SR4_19_16 FM(IP2SR4_19_16) IP2SR4_19_16 \
620FM(IP0SR4_23_20) IP0SR4_23_20 FM(IP1SR4_23_20) IP1SR4_23_20 FM(IP2SR4_23_20) IP2SR4_23_20 \
621FM(IP0SR4_27_24) IP0SR4_27_24 FM(IP1SR4_27_24) IP1SR4_27_24 FM(IP2SR4_27_24) IP2SR4_27_24 \
622FM(IP0SR4_31_28) IP0SR4_31_28 FM(IP1SR4_31_28) IP1SR4_31_28 FM(IP2SR4_31_28) IP2SR4_31_28 \
623\
624FM(IP0SR5_3_0) IP0SR5_3_0 FM(IP1SR5_3_0) IP1SR5_3_0 FM(IP2SR5_3_0) IP2SR5_3_0 \
625FM(IP0SR5_7_4) IP0SR5_7_4 FM(IP1SR5_7_4) IP1SR5_7_4 FM(IP2SR5_7_4) IP2SR5_7_4 \
626FM(IP0SR5_11_8) IP0SR5_11_8 FM(IP1SR5_11_8) IP1SR5_11_8 FM(IP2SR5_11_8) IP2SR5_11_8 \
627FM(IP0SR5_15_12) IP0SR5_15_12 FM(IP1SR5_15_12) IP1SR5_15_12 FM(IP2SR5_15_12) IP2SR5_15_12 \
628FM(IP0SR5_19_16) IP0SR5_19_16 FM(IP1SR5_19_16) IP1SR5_19_16 FM(IP2SR5_19_16) IP2SR5_19_16 \
629FM(IP0SR5_23_20) IP0SR5_23_20 FM(IP1SR5_23_20) IP1SR5_23_20 \
630FM(IP0SR5_27_24) IP0SR5_27_24 FM(IP1SR5_27_24) IP1SR5_27_24 \
631FM(IP0SR5_31_28) IP0SR5_31_28 FM(IP1SR5_31_28) IP1SR5_31_28 \
632\
Hai Pham9a8aaa32023-02-28 22:37:03 +0100633FM(IP0SR6_3_0) IP0SR6_3_0 FM(IP1SR6_3_0) IP1SR6_3_0 FM(IP2SR6_3_0) IP2SR6_3_0 \
634FM(IP0SR6_7_4) IP0SR6_7_4 FM(IP1SR6_7_4) IP1SR6_7_4 FM(IP2SR6_7_4) IP2SR6_7_4 \
635FM(IP0SR6_11_8) IP0SR6_11_8 FM(IP1SR6_11_8) IP1SR6_11_8 FM(IP2SR6_11_8) IP2SR6_11_8 \
636FM(IP0SR6_15_12) IP0SR6_15_12 FM(IP1SR6_15_12) IP1SR6_15_12 FM(IP2SR6_15_12) IP2SR6_15_12 \
637FM(IP0SR6_19_16) IP0SR6_19_16 FM(IP1SR6_19_16) IP1SR6_19_16 FM(IP2SR6_19_16) IP2SR6_19_16 \
638FM(IP0SR6_23_20) IP0SR6_23_20 FM(IP1SR6_23_20) IP1SR6_23_20 \
639FM(IP0SR6_27_24) IP0SR6_27_24 FM(IP1SR6_27_24) IP1SR6_27_24 \
640FM(IP0SR6_31_28) IP0SR6_31_28 FM(IP1SR6_31_28) IP1SR6_31_28 \
641\
642FM(IP0SR7_3_0) IP0SR7_3_0 FM(IP1SR7_3_0) IP1SR7_3_0 FM(IP2SR7_3_0) IP2SR7_3_0 \
643FM(IP0SR7_7_4) IP0SR7_7_4 FM(IP1SR7_7_4) IP1SR7_7_4 FM(IP2SR7_7_4) IP2SR7_7_4 \
644FM(IP0SR7_11_8) IP0SR7_11_8 FM(IP1SR7_11_8) IP1SR7_11_8 FM(IP2SR7_11_8) IP2SR7_11_8 \
645FM(IP0SR7_15_12) IP0SR7_15_12 FM(IP1SR7_15_12) IP1SR7_15_12 FM(IP2SR7_15_12) IP2SR7_15_12 \
646FM(IP0SR7_19_16) IP0SR7_19_16 FM(IP1SR7_19_16) IP1SR7_19_16 FM(IP2SR7_19_16) IP2SR7_19_16 \
647FM(IP0SR7_23_20) IP0SR7_23_20 FM(IP1SR7_23_20) IP1SR7_23_20 \
648FM(IP0SR7_27_24) IP0SR7_27_24 FM(IP1SR7_27_24) IP1SR7_27_24 \
649FM(IP0SR7_31_28) IP0SR7_31_28 FM(IP1SR7_31_28) IP1SR7_31_28 \
650\
651FM(IP0SR8_3_0) IP0SR8_3_0 FM(IP1SR8_3_0) IP1SR8_3_0 \
652FM(IP0SR8_7_4) IP0SR8_7_4 FM(IP1SR8_7_4) IP1SR8_7_4 \
653FM(IP0SR8_11_8) IP0SR8_11_8 FM(IP1SR8_11_8) IP1SR8_11_8 \
654FM(IP0SR8_15_12) IP0SR8_15_12 FM(IP1SR8_15_12) IP1SR8_15_12 \
655FM(IP0SR8_19_16) IP0SR8_19_16 FM(IP1SR8_19_16) IP1SR8_19_16 \
656FM(IP0SR8_23_20) IP0SR8_23_20 FM(IP1SR8_23_20) IP1SR8_23_20 \
657FM(IP0SR8_27_24) IP0SR8_27_24 \
658FM(IP0SR8_31_28) IP0SR8_31_28
659
Hai Pham9a8aaa32023-02-28 22:37:03 +0100660/* MOD_SEL8 */ /* 0 */ /* 1 */
661#define MOD_SEL8_11 FM(SEL_SDA5_0) FM(SEL_SDA5_1)
662#define MOD_SEL8_10 FM(SEL_SCL5_0) FM(SEL_SCL5_1)
663#define MOD_SEL8_9 FM(SEL_SDA4_0) FM(SEL_SDA4_1)
664#define MOD_SEL8_8 FM(SEL_SCL4_0) FM(SEL_SCL4_1)
665#define MOD_SEL8_7 FM(SEL_SDA3_0) FM(SEL_SDA3_1)
666#define MOD_SEL8_6 FM(SEL_SCL3_0) FM(SEL_SCL3_1)
667#define MOD_SEL8_5 FM(SEL_SDA2_0) FM(SEL_SDA2_1)
668#define MOD_SEL8_4 FM(SEL_SCL2_0) FM(SEL_SCL2_1)
669#define MOD_SEL8_3 FM(SEL_SDA1_0) FM(SEL_SDA1_1)
670#define MOD_SEL8_2 FM(SEL_SCL1_0) FM(SEL_SCL1_1)
671#define MOD_SEL8_1 FM(SEL_SDA0_0) FM(SEL_SDA0_1)
672#define MOD_SEL8_0 FM(SEL_SCL0_0) FM(SEL_SCL0_1)
673
674#define PINMUX_MOD_SELS \
675\
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200676MOD_SEL8_11 \
677MOD_SEL8_10 \
678MOD_SEL8_9 \
679MOD_SEL8_8 \
680MOD_SEL8_7 \
681MOD_SEL8_6 \
682MOD_SEL8_5 \
683MOD_SEL8_4 \
684MOD_SEL8_3 \
685MOD_SEL8_2 \
686MOD_SEL8_1 \
687MOD_SEL8_0
Hai Pham9a8aaa32023-02-28 22:37:03 +0100688
689enum {
690 PINMUX_RESERVED = 0,
691
692 PINMUX_DATA_BEGIN,
693 GP_ALL(DATA),
694 PINMUX_DATA_END,
695
696#define F_(x, y)
697#define FM(x) FN_##x,
698 PINMUX_FUNCTION_BEGIN,
699 GP_ALL(FN),
700 PINMUX_GPSR
701 PINMUX_IPSR
702 PINMUX_MOD_SELS
703 PINMUX_FUNCTION_END,
704#undef F_
705#undef FM
706
707#define F_(x, y)
708#define FM(x) x##_MARK,
709 PINMUX_MARK_BEGIN,
710 PINMUX_GPSR
711 PINMUX_IPSR
712 PINMUX_MOD_SELS
713 PINMUX_MARK_END,
714#undef F_
715#undef FM
716};
717
718static const u16 pinmux_data[] = {
719 PINMUX_DATA_GP_ALL(),
720
Hai Pham9a8aaa32023-02-28 22:37:03 +0100721 /* IP0SR0 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200722 PINMUX_IPSR_GPSR(IP0SR0_3_0, ERROROUTC_N_B),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200723 PINMUX_IPSR_GPSR(IP0SR0_3_0, TCLK2_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100724
725 PINMUX_IPSR_GPSR(IP0SR0_7_4, MSIOF3_SS1),
726
727 PINMUX_IPSR_GPSR(IP0SR0_11_8, MSIOF3_SS2),
728
Marek Vasut5d7061f2024-09-11 23:09:38 +0200729 PINMUX_IPSR_GPSR(IP0SR0_15_12, IRQ3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100730 PINMUX_IPSR_GPSR(IP0SR0_15_12, MSIOF3_SCK),
731
Marek Vasut5d7061f2024-09-11 23:09:38 +0200732 PINMUX_IPSR_GPSR(IP0SR0_19_16, IRQ2_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100733 PINMUX_IPSR_GPSR(IP0SR0_19_16, MSIOF3_TXD),
734
Marek Vasut5d7061f2024-09-11 23:09:38 +0200735 PINMUX_IPSR_GPSR(IP0SR0_23_20, IRQ1_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100736 PINMUX_IPSR_GPSR(IP0SR0_23_20, MSIOF3_RXD),
737
Marek Vasut5d7061f2024-09-11 23:09:38 +0200738 PINMUX_IPSR_GPSR(IP0SR0_27_24, IRQ0_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100739 PINMUX_IPSR_GPSR(IP0SR0_27_24, MSIOF3_SYNC),
740
741 PINMUX_IPSR_GPSR(IP0SR0_31_28, MSIOF5_SS2),
742
743 /* IP1SR0 */
744 PINMUX_IPSR_GPSR(IP1SR0_3_0, MSIOF5_SS1),
745
746 PINMUX_IPSR_GPSR(IP1SR0_7_4, MSIOF5_SYNC),
747
748 PINMUX_IPSR_GPSR(IP1SR0_11_8, MSIOF5_TXD),
749
750 PINMUX_IPSR_GPSR(IP1SR0_15_12, MSIOF5_SCK),
751
752 PINMUX_IPSR_GPSR(IP1SR0_19_16, MSIOF5_RXD),
753
754 PINMUX_IPSR_GPSR(IP1SR0_23_20, MSIOF2_SS2),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200755 PINMUX_IPSR_GPSR(IP1SR0_23_20, TCLK1_A),
756 PINMUX_IPSR_GPSR(IP1SR0_23_20, IRQ2_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100757
758 PINMUX_IPSR_GPSR(IP1SR0_27_24, MSIOF2_SS1),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200759 PINMUX_IPSR_GPSR(IP1SR0_27_24, HTX1_A),
760 PINMUX_IPSR_GPSR(IP1SR0_27_24, TX1_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100761
762 PINMUX_IPSR_GPSR(IP1SR0_31_28, MSIOF2_SYNC),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200763 PINMUX_IPSR_GPSR(IP1SR0_31_28, HRX1_A),
764 PINMUX_IPSR_GPSR(IP1SR0_31_28, RX1_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100765
766 /* IP2SR0 */
767 PINMUX_IPSR_GPSR(IP2SR0_3_0, MSIOF2_TXD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200768 PINMUX_IPSR_GPSR(IP2SR0_3_0, HCTS1_N_A),
769 PINMUX_IPSR_GPSR(IP2SR0_3_0, CTS1_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100770
771 PINMUX_IPSR_GPSR(IP2SR0_7_4, MSIOF2_SCK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200772 PINMUX_IPSR_GPSR(IP2SR0_7_4, HRTS1_N_A),
773 PINMUX_IPSR_GPSR(IP2SR0_7_4, RTS1_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100774
775 PINMUX_IPSR_GPSR(IP2SR0_11_8, MSIOF2_RXD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200776 PINMUX_IPSR_GPSR(IP2SR0_11_8, HSCK1_A),
777 PINMUX_IPSR_GPSR(IP2SR0_11_8, SCK1_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100778
779 /* IP0SR1 */
780 PINMUX_IPSR_GPSR(IP0SR1_3_0, MSIOF1_SS2),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200781 PINMUX_IPSR_GPSR(IP0SR1_3_0, HTX3_B),
782 PINMUX_IPSR_GPSR(IP0SR1_3_0, TX3_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100783
784 PINMUX_IPSR_GPSR(IP0SR1_7_4, MSIOF1_SS1),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200785 PINMUX_IPSR_GPSR(IP0SR1_7_4, HCTS3_N_B),
786 PINMUX_IPSR_GPSR(IP0SR1_7_4, RX3_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100787
788 PINMUX_IPSR_GPSR(IP0SR1_11_8, MSIOF1_SYNC),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200789 PINMUX_IPSR_GPSR(IP0SR1_11_8, HRTS3_N_B),
790 PINMUX_IPSR_GPSR(IP0SR1_11_8, RTS3_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100791
792 PINMUX_IPSR_GPSR(IP0SR1_15_12, MSIOF1_SCK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200793 PINMUX_IPSR_GPSR(IP0SR1_15_12, HSCK3_B),
794 PINMUX_IPSR_GPSR(IP0SR1_15_12, CTS3_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100795
796 PINMUX_IPSR_GPSR(IP0SR1_19_16, MSIOF1_TXD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200797 PINMUX_IPSR_GPSR(IP0SR1_19_16, HRX3_B),
798 PINMUX_IPSR_GPSR(IP0SR1_19_16, SCK3_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100799
800 PINMUX_IPSR_GPSR(IP0SR1_23_20, MSIOF1_RXD),
801
802 PINMUX_IPSR_GPSR(IP0SR1_27_24, MSIOF0_SS2),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200803 PINMUX_IPSR_GPSR(IP0SR1_27_24, HTX1_B),
804 PINMUX_IPSR_GPSR(IP0SR1_27_24, TX1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100805
806 PINMUX_IPSR_GPSR(IP0SR1_31_28, MSIOF0_SS1),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200807 PINMUX_IPSR_GPSR(IP0SR1_31_28, HRX1_B),
808 PINMUX_IPSR_GPSR(IP0SR1_31_28, RX1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100809
810 /* IP1SR1 */
811 PINMUX_IPSR_GPSR(IP1SR1_3_0, MSIOF0_SYNC),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200812 PINMUX_IPSR_GPSR(IP1SR1_3_0, HCTS1_N_B),
813 PINMUX_IPSR_GPSR(IP1SR1_3_0, CTS1_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100814 PINMUX_IPSR_GPSR(IP1SR1_3_0, CANFD5_TX_B),
815
816 PINMUX_IPSR_GPSR(IP1SR1_7_4, MSIOF0_TXD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200817 PINMUX_IPSR_GPSR(IP1SR1_7_4, HRTS1_N_B),
818 PINMUX_IPSR_GPSR(IP1SR1_7_4, RTS1_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100819 PINMUX_IPSR_GPSR(IP1SR1_7_4, CANFD5_RX_B),
820
821 PINMUX_IPSR_GPSR(IP1SR1_11_8, MSIOF0_SCK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200822 PINMUX_IPSR_GPSR(IP1SR1_11_8, HSCK1_B),
823 PINMUX_IPSR_GPSR(IP1SR1_11_8, SCK1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100824
825 PINMUX_IPSR_GPSR(IP1SR1_15_12, MSIOF0_RXD),
826
827 PINMUX_IPSR_GPSR(IP1SR1_19_16, HTX0),
828 PINMUX_IPSR_GPSR(IP1SR1_19_16, TX0),
829
830 PINMUX_IPSR_GPSR(IP1SR1_23_20, HCTS0_N),
831 PINMUX_IPSR_GPSR(IP1SR1_23_20, CTS0_N),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200832 PINMUX_IPSR_GPSR(IP1SR1_23_20, PWM8),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100833
834 PINMUX_IPSR_GPSR(IP1SR1_27_24, HRTS0_N),
835 PINMUX_IPSR_GPSR(IP1SR1_27_24, RTS0_N),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200836 PINMUX_IPSR_GPSR(IP1SR1_27_24, PWM9),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100837
838 PINMUX_IPSR_GPSR(IP1SR1_31_28, HSCK0),
839 PINMUX_IPSR_GPSR(IP1SR1_31_28, SCK0),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200840 PINMUX_IPSR_GPSR(IP1SR1_31_28, PWM0),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100841
842 /* IP2SR1 */
843 PINMUX_IPSR_GPSR(IP2SR1_3_0, HRX0),
844 PINMUX_IPSR_GPSR(IP2SR1_3_0, RX0),
845
846 PINMUX_IPSR_GPSR(IP2SR1_7_4, SCIF_CLK),
847 PINMUX_IPSR_GPSR(IP2SR1_7_4, IRQ4_A),
848
849 PINMUX_IPSR_GPSR(IP2SR1_11_8, SSI_SCK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200850 PINMUX_IPSR_GPSR(IP2SR1_11_8, TCLK3_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100851
852 PINMUX_IPSR_GPSR(IP2SR1_15_12, SSI_WS),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200853 PINMUX_IPSR_GPSR(IP2SR1_15_12, TCLK4_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100854
855 PINMUX_IPSR_GPSR(IP2SR1_19_16, SSI_SD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200856 PINMUX_IPSR_GPSR(IP2SR1_19_16, IRQ0_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100857
858 PINMUX_IPSR_GPSR(IP2SR1_23_20, AUDIO_CLKOUT),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200859 PINMUX_IPSR_GPSR(IP2SR1_23_20, IRQ1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100860
861 PINMUX_IPSR_GPSR(IP2SR1_27_24, AUDIO_CLKIN),
862 PINMUX_IPSR_GPSR(IP2SR1_27_24, PWM3_A),
863
Marek Vasut5d7061f2024-09-11 23:09:38 +0200864 PINMUX_IPSR_GPSR(IP2SR1_31_28, TCLK2_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100865 PINMUX_IPSR_GPSR(IP2SR1_31_28, MSIOF4_SS1),
866 PINMUX_IPSR_GPSR(IP2SR1_31_28, IRQ3_B),
867
868 /* IP3SR1 */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200869 PINMUX_IPSR_GPSR(IP3SR1_3_0, HRX3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100870 PINMUX_IPSR_GPSR(IP3SR1_3_0, SCK3_A),
871 PINMUX_IPSR_GPSR(IP3SR1_3_0, MSIOF4_SS2),
872
Marek Vasut5d7061f2024-09-11 23:09:38 +0200873 PINMUX_IPSR_GPSR(IP3SR1_7_4, HSCK3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100874 PINMUX_IPSR_GPSR(IP3SR1_7_4, CTS3_N_A),
875 PINMUX_IPSR_GPSR(IP3SR1_7_4, MSIOF4_SCK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200876 PINMUX_IPSR_GPSR(IP3SR1_7_4, TPU0TO0_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100877
Marek Vasut5d7061f2024-09-11 23:09:38 +0200878 PINMUX_IPSR_GPSR(IP3SR1_11_8, HRTS3_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100879 PINMUX_IPSR_GPSR(IP3SR1_11_8, RTS3_N_A),
880 PINMUX_IPSR_GPSR(IP3SR1_11_8, MSIOF4_TXD),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200881 PINMUX_IPSR_GPSR(IP3SR1_11_8, TPU0TO1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100882
Marek Vasut5d7061f2024-09-11 23:09:38 +0200883 PINMUX_IPSR_GPSR(IP3SR1_15_12, HCTS3_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100884 PINMUX_IPSR_GPSR(IP3SR1_15_12, RX3_A),
885 PINMUX_IPSR_GPSR(IP3SR1_15_12, MSIOF4_RXD),
886
Marek Vasut5d7061f2024-09-11 23:09:38 +0200887 PINMUX_IPSR_GPSR(IP3SR1_19_16, HTX3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100888 PINMUX_IPSR_GPSR(IP3SR1_19_16, TX3_A),
889 PINMUX_IPSR_GPSR(IP3SR1_19_16, MSIOF4_SYNC),
890
891 /* IP0SR2 */
892 PINMUX_IPSR_GPSR(IP0SR2_3_0, FXR_TXDA),
893 PINMUX_IPSR_GPSR(IP0SR2_3_0, CANFD1_TX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200894 PINMUX_IPSR_GPSR(IP0SR2_3_0, TPU0TO2_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100895
Marek Vasut5d7061f2024-09-11 23:09:38 +0200896 PINMUX_IPSR_GPSR(IP0SR2_7_4, FXR_TXENA_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100897 PINMUX_IPSR_GPSR(IP0SR2_7_4, CANFD1_RX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200898 PINMUX_IPSR_GPSR(IP0SR2_7_4, TPU0TO3_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100899
900 PINMUX_IPSR_GPSR(IP0SR2_11_8, RXDA_EXTFXR),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200901 PINMUX_IPSR_GPSR(IP0SR2_11_8, CANFD5_TX_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100902 PINMUX_IPSR_GPSR(IP0SR2_11_8, IRQ5),
903
904 PINMUX_IPSR_GPSR(IP0SR2_15_12, CLK_EXTFXR),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200905 PINMUX_IPSR_GPSR(IP0SR2_15_12, CANFD5_RX_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100906 PINMUX_IPSR_GPSR(IP0SR2_15_12, IRQ4_B),
907
908 PINMUX_IPSR_GPSR(IP0SR2_19_16, RXDB_EXTFXR),
909
Marek Vasut5d7061f2024-09-11 23:09:38 +0200910 PINMUX_IPSR_GPSR(IP0SR2_23_20, FXR_TXENB_N_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100911
912 PINMUX_IPSR_GPSR(IP0SR2_27_24, FXR_TXDB),
913
Marek Vasut5d7061f2024-09-11 23:09:38 +0200914 PINMUX_IPSR_GPSR(IP0SR2_31_28, TPU0TO1_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100915 PINMUX_IPSR_GPSR(IP0SR2_31_28, CANFD6_TX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200916 PINMUX_IPSR_GPSR(IP0SR2_31_28, TCLK2_C),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100917
918 /* IP1SR2 */
Marek Vasut5d7061f2024-09-11 23:09:38 +0200919 PINMUX_IPSR_GPSR(IP1SR2_3_0, TPU0TO0_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100920 PINMUX_IPSR_GPSR(IP1SR2_3_0, CANFD6_RX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200921 PINMUX_IPSR_GPSR(IP1SR2_3_0, TCLK1_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100922
923 PINMUX_IPSR_GPSR(IP1SR2_7_4, CAN_CLK),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200924 PINMUX_IPSR_GPSR(IP1SR2_7_4, FXR_TXENA_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100925
926 PINMUX_IPSR_GPSR(IP1SR2_11_8, CANFD0_TX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200927 PINMUX_IPSR_GPSR(IP1SR2_11_8, FXR_TXENB_N_B),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100928
929 PINMUX_IPSR_GPSR(IP1SR2_15_12, CANFD0_RX),
930 PINMUX_IPSR_GPSR(IP1SR2_15_12, STPWT_EXTFXR),
931
932 PINMUX_IPSR_GPSR(IP1SR2_19_16, CANFD2_TX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200933 PINMUX_IPSR_GPSR(IP1SR2_19_16, TPU0TO2_A),
934 PINMUX_IPSR_GPSR(IP1SR2_19_16, TCLK3_C),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100935
936 PINMUX_IPSR_GPSR(IP1SR2_23_20, CANFD2_RX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200937 PINMUX_IPSR_GPSR(IP1SR2_23_20, TPU0TO3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100938 PINMUX_IPSR_GPSR(IP1SR2_23_20, PWM1_B),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200939 PINMUX_IPSR_GPSR(IP1SR2_23_20, TCLK4_C),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100940
941 PINMUX_IPSR_GPSR(IP1SR2_27_24, CANFD3_TX),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200942 PINMUX_IPSR_GPSR(IP1SR2_27_24, PWM2),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100943
944 PINMUX_IPSR_GPSR(IP1SR2_31_28, CANFD3_RX),
945 PINMUX_IPSR_GPSR(IP1SR2_31_28, PWM3_B),
946
947 /* IP2SR2 */
948 PINMUX_IPSR_GPSR(IP2SR2_3_0, CANFD4_TX),
949 PINMUX_IPSR_GPSR(IP2SR2_3_0, PWM4),
950
951 PINMUX_IPSR_GPSR(IP2SR2_7_4, CANFD4_RX),
952 PINMUX_IPSR_GPSR(IP2SR2_7_4, PWM5),
953
954 PINMUX_IPSR_GPSR(IP2SR2_11_8, CANFD7_TX),
955 PINMUX_IPSR_GPSR(IP2SR2_11_8, PWM6),
956
957 PINMUX_IPSR_GPSR(IP2SR2_15_12, CANFD7_RX),
958 PINMUX_IPSR_GPSR(IP2SR2_15_12, PWM7),
959
960 /* IP0SR3 */
961 PINMUX_IPSR_GPSR(IP0SR3_3_0, MMC_SD_D1),
962 PINMUX_IPSR_GPSR(IP0SR3_7_4, MMC_SD_D0),
963 PINMUX_IPSR_GPSR(IP0SR3_11_8, MMC_SD_D2),
964 PINMUX_IPSR_GPSR(IP0SR3_15_12, MMC_SD_CLK),
965 PINMUX_IPSR_GPSR(IP0SR3_19_16, MMC_DS),
966 PINMUX_IPSR_GPSR(IP0SR3_23_20, MMC_SD_D3),
967 PINMUX_IPSR_GPSR(IP0SR3_27_24, MMC_D5),
968 PINMUX_IPSR_GPSR(IP0SR3_31_28, MMC_D4),
969
970 /* IP1SR3 */
971 PINMUX_IPSR_GPSR(IP1SR3_3_0, MMC_D7),
972
973 PINMUX_IPSR_GPSR(IP1SR3_7_4, MMC_D6),
974
975 PINMUX_IPSR_GPSR(IP1SR3_11_8, MMC_SD_CMD),
976
977 PINMUX_IPSR_GPSR(IP1SR3_15_12, SD_CD),
978
979 PINMUX_IPSR_GPSR(IP1SR3_19_16, SD_WP),
980
981 PINMUX_IPSR_GPSR(IP1SR3_23_20, IPC_CLKIN),
982 PINMUX_IPSR_GPSR(IP1SR3_23_20, IPC_CLKEN_IN),
983 PINMUX_IPSR_GPSR(IP1SR3_23_20, PWM1_A),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200984 PINMUX_IPSR_GPSR(IP1SR3_23_20, TCLK3_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100985
986 PINMUX_IPSR_GPSR(IP1SR3_27_24, IPC_CLKOUT),
987 PINMUX_IPSR_GPSR(IP1SR3_27_24, IPC_CLKEN_OUT),
Marek Vasut8f07e8a2023-09-17 16:08:49 +0200988 PINMUX_IPSR_GPSR(IP1SR3_27_24, ERROROUTC_N_A),
Marek Vasut5d7061f2024-09-11 23:09:38 +0200989 PINMUX_IPSR_GPSR(IP1SR3_27_24, TCLK4_A),
Hai Pham9a8aaa32023-02-28 22:37:03 +0100990
991 PINMUX_IPSR_GPSR(IP1SR3_31_28, QSPI0_SSL),
992
993 /* IP2SR3 */
994 PINMUX_IPSR_GPSR(IP2SR3_3_0, QSPI0_IO3),
995 PINMUX_IPSR_GPSR(IP2SR3_7_4, QSPI0_IO2),
996 PINMUX_IPSR_GPSR(IP2SR3_11_8, QSPI0_MISO_IO1),
997 PINMUX_IPSR_GPSR(IP2SR3_15_12, QSPI0_MOSI_IO0),
998 PINMUX_IPSR_GPSR(IP2SR3_19_16, QSPI0_SPCLK),
999 PINMUX_IPSR_GPSR(IP2SR3_23_20, QSPI1_MOSI_IO0),
1000 PINMUX_IPSR_GPSR(IP2SR3_27_24, QSPI1_SPCLK),
1001 PINMUX_IPSR_GPSR(IP2SR3_31_28, QSPI1_MISO_IO1),
1002
1003 /* IP3SR3 */
1004 PINMUX_IPSR_GPSR(IP3SR3_3_0, QSPI1_IO2),
1005 PINMUX_IPSR_GPSR(IP3SR3_7_4, QSPI1_SSL),
1006 PINMUX_IPSR_GPSR(IP3SR3_11_8, QSPI1_IO3),
1007 PINMUX_IPSR_GPSR(IP3SR3_15_12, RPC_RESET_N),
1008 PINMUX_IPSR_GPSR(IP3SR3_19_16, RPC_WP_N),
1009 PINMUX_IPSR_GPSR(IP3SR3_23_20, RPC_INT_N),
1010
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001011 /* IP0SR4 */
1012 PINMUX_IPSR_GPSR(IP0SR4_3_0, TSN0_MDIO),
1013 PINMUX_IPSR_GPSR(IP0SR4_7_4, TSN0_MDC),
1014 PINMUX_IPSR_GPSR(IP0SR4_11_8, TSN0_AVTP_PPS1),
1015 PINMUX_IPSR_GPSR(IP0SR4_15_12, TSN0_PHY_INT),
1016 PINMUX_IPSR_GPSR(IP0SR4_19_16, TSN0_LINK),
1017 PINMUX_IPSR_GPSR(IP0SR4_23_20, TSN0_AVTP_MATCH),
1018 PINMUX_IPSR_GPSR(IP0SR4_27_24, TSN0_AVTP_CAPTURE),
1019 PINMUX_IPSR_GPSR(IP0SR4_31_28, TSN0_RX_CTL),
1020
1021 /* IP1SR4 */
1022 PINMUX_IPSR_GPSR(IP1SR4_3_0, TSN0_AVTP_PPS0),
1023 PINMUX_IPSR_GPSR(IP1SR4_7_4, TSN0_TX_CTL),
1024 PINMUX_IPSR_GPSR(IP1SR4_11_8, TSN0_RD0),
1025 PINMUX_IPSR_GPSR(IP1SR4_15_12, TSN0_RXC),
1026 PINMUX_IPSR_GPSR(IP1SR4_19_16, TSN0_TXC),
1027 PINMUX_IPSR_GPSR(IP1SR4_23_20, TSN0_RD1),
1028 PINMUX_IPSR_GPSR(IP1SR4_27_24, TSN0_TD1),
1029 PINMUX_IPSR_GPSR(IP1SR4_31_28, TSN0_TD0),
1030
1031 /* IP2SR4 */
1032 PINMUX_IPSR_GPSR(IP2SR4_3_0, TSN0_RD3),
1033 PINMUX_IPSR_GPSR(IP2SR4_7_4, TSN0_RD2),
1034 PINMUX_IPSR_GPSR(IP2SR4_11_8, TSN0_TD3),
1035 PINMUX_IPSR_GPSR(IP2SR4_15_12, TSN0_TD2),
1036 PINMUX_IPSR_GPSR(IP2SR4_19_16, TSN0_TXCREFCLK),
1037 PINMUX_IPSR_GPSR(IP2SR4_23_20, PCIE0_CLKREQ_N),
1038 PINMUX_IPSR_GPSR(IP2SR4_27_24, PCIE1_CLKREQ_N),
1039 PINMUX_IPSR_GPSR(IP2SR4_31_28, AVS0),
1040
1041 /* IP3SR4 */
1042 PINMUX_IPSR_GPSR(IP3SR4_3_0, AVS1),
1043
1044 /* IP0SR5 */
1045 PINMUX_IPSR_GPSR(IP0SR5_3_0, AVB2_AVTP_PPS),
1046 PINMUX_IPSR_GPSR(IP0SR5_7_4, AVB2_AVTP_CAPTURE),
1047 PINMUX_IPSR_GPSR(IP0SR5_11_8, AVB2_AVTP_MATCH),
1048 PINMUX_IPSR_GPSR(IP0SR5_15_12, AVB2_LINK),
1049 PINMUX_IPSR_GPSR(IP0SR5_19_16, AVB2_PHY_INT),
1050 PINMUX_IPSR_GPSR(IP0SR5_23_20, AVB2_MAGIC),
1051 PINMUX_IPSR_GPSR(IP0SR5_27_24, AVB2_MDC),
1052 PINMUX_IPSR_GPSR(IP0SR5_31_28, AVB2_TXCREFCLK),
1053
1054 /* IP1SR5 */
1055 PINMUX_IPSR_GPSR(IP1SR5_3_0, AVB2_TD3),
1056 PINMUX_IPSR_GPSR(IP1SR5_7_4, AVB2_RD3),
1057 PINMUX_IPSR_GPSR(IP1SR5_11_8, AVB2_MDIO),
1058 PINMUX_IPSR_GPSR(IP1SR5_15_12, AVB2_TD2),
1059 PINMUX_IPSR_GPSR(IP1SR5_19_16, AVB2_TD1),
1060 PINMUX_IPSR_GPSR(IP1SR5_23_20, AVB2_RD2),
1061 PINMUX_IPSR_GPSR(IP1SR5_27_24, AVB2_RD1),
1062 PINMUX_IPSR_GPSR(IP1SR5_31_28, AVB2_TD0),
1063
1064 /* IP2SR5 */
1065 PINMUX_IPSR_GPSR(IP2SR5_3_0, AVB2_TXC),
1066 PINMUX_IPSR_GPSR(IP2SR5_7_4, AVB2_RD0),
1067 PINMUX_IPSR_GPSR(IP2SR5_11_8, AVB2_RXC),
1068 PINMUX_IPSR_GPSR(IP2SR5_15_12, AVB2_TX_CTL),
1069 PINMUX_IPSR_GPSR(IP2SR5_19_16, AVB2_RX_CTL),
1070
Hai Pham9a8aaa32023-02-28 22:37:03 +01001071 /* IP0SR6 */
1072 PINMUX_IPSR_GPSR(IP0SR6_3_0, AVB1_MDIO),
1073
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001074 PINMUX_IPSR_GPSR(IP0SR6_7_4, AVB1_MAGIC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001075
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001076 PINMUX_IPSR_GPSR(IP0SR6_11_8, AVB1_MDC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001077
1078 PINMUX_IPSR_GPSR(IP0SR6_15_12, AVB1_PHY_INT),
1079
1080 PINMUX_IPSR_GPSR(IP0SR6_19_16, AVB1_LINK),
1081 PINMUX_IPSR_GPSR(IP0SR6_19_16, AVB1_MII_TX_ER),
1082
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001083 PINMUX_IPSR_GPSR(IP0SR6_23_20, AVB1_AVTP_MATCH),
1084 PINMUX_IPSR_GPSR(IP0SR6_23_20, AVB1_MII_RX_ER),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001085
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001086 PINMUX_IPSR_GPSR(IP0SR6_27_24, AVB1_TXC),
1087 PINMUX_IPSR_GPSR(IP0SR6_27_24, AVB1_MII_TXC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001088
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001089 PINMUX_IPSR_GPSR(IP0SR6_31_28, AVB1_TX_CTL),
1090 PINMUX_IPSR_GPSR(IP0SR6_31_28, AVB1_MII_TX_EN),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001091
1092 /* IP1SR6 */
1093 PINMUX_IPSR_GPSR(IP1SR6_3_0, AVB1_RXC),
1094 PINMUX_IPSR_GPSR(IP1SR6_3_0, AVB1_MII_RXC),
1095
1096 PINMUX_IPSR_GPSR(IP1SR6_7_4, AVB1_RX_CTL),
1097 PINMUX_IPSR_GPSR(IP1SR6_7_4, AVB1_MII_RX_DV),
1098
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001099 PINMUX_IPSR_GPSR(IP1SR6_11_8, AVB1_AVTP_PPS),
1100 PINMUX_IPSR_GPSR(IP1SR6_11_8, AVB1_MII_COL),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001101
1102 PINMUX_IPSR_GPSR(IP1SR6_15_12, AVB1_AVTP_CAPTURE),
1103 PINMUX_IPSR_GPSR(IP1SR6_15_12, AVB1_MII_CRS),
1104
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001105 PINMUX_IPSR_GPSR(IP1SR6_19_16, AVB1_TD1),
1106 PINMUX_IPSR_GPSR(IP1SR6_19_16, AVB1_MII_TD1),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001107
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001108 PINMUX_IPSR_GPSR(IP1SR6_23_20, AVB1_TD0),
1109 PINMUX_IPSR_GPSR(IP1SR6_23_20, AVB1_MII_TD0),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001110
1111 PINMUX_IPSR_GPSR(IP1SR6_27_24, AVB1_RD1),
1112 PINMUX_IPSR_GPSR(IP1SR6_27_24, AVB1_MII_RD1),
1113
1114 PINMUX_IPSR_GPSR(IP1SR6_31_28, AVB1_RD0),
1115 PINMUX_IPSR_GPSR(IP1SR6_31_28, AVB1_MII_RD0),
1116
1117 /* IP2SR6 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001118 PINMUX_IPSR_GPSR(IP2SR6_3_0, AVB1_TD2),
1119 PINMUX_IPSR_GPSR(IP2SR6_3_0, AVB1_MII_TD2),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001120
1121 PINMUX_IPSR_GPSR(IP2SR6_7_4, AVB1_RD2),
1122 PINMUX_IPSR_GPSR(IP2SR6_7_4, AVB1_MII_RD2),
1123
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001124 PINMUX_IPSR_GPSR(IP2SR6_11_8, AVB1_TD3),
1125 PINMUX_IPSR_GPSR(IP2SR6_11_8, AVB1_MII_TD3),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001126
1127 PINMUX_IPSR_GPSR(IP2SR6_15_12, AVB1_RD3),
1128 PINMUX_IPSR_GPSR(IP2SR6_15_12, AVB1_MII_RD3),
1129
1130 PINMUX_IPSR_GPSR(IP2SR6_19_16, AVB1_TXCREFCLK),
1131
1132 /* IP0SR7 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001133 PINMUX_IPSR_GPSR(IP0SR7_3_0, AVB0_AVTP_PPS),
1134 PINMUX_IPSR_GPSR(IP0SR7_3_0, AVB0_MII_COL),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001135
1136 PINMUX_IPSR_GPSR(IP0SR7_7_4, AVB0_AVTP_CAPTURE),
1137 PINMUX_IPSR_GPSR(IP0SR7_7_4, AVB0_MII_CRS),
1138
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001139 PINMUX_IPSR_GPSR(IP0SR7_11_8, AVB0_AVTP_MATCH),
1140 PINMUX_IPSR_GPSR(IP0SR7_11_8, AVB0_MII_RX_ER),
1141 PINMUX_IPSR_GPSR(IP0SR7_11_8, CC5_OSCOUT),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001142
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001143 PINMUX_IPSR_GPSR(IP0SR7_15_12, AVB0_TD3),
1144 PINMUX_IPSR_GPSR(IP0SR7_15_12, AVB0_MII_TD3),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001145
1146 PINMUX_IPSR_GPSR(IP0SR7_19_16, AVB0_LINK),
1147 PINMUX_IPSR_GPSR(IP0SR7_19_16, AVB0_MII_TX_ER),
1148
1149 PINMUX_IPSR_GPSR(IP0SR7_23_20, AVB0_PHY_INT),
1150
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001151 PINMUX_IPSR_GPSR(IP0SR7_27_24, AVB0_TD2),
1152 PINMUX_IPSR_GPSR(IP0SR7_27_24, AVB0_MII_TD2),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001153
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001154 PINMUX_IPSR_GPSR(IP0SR7_31_28, AVB0_TD1),
1155 PINMUX_IPSR_GPSR(IP0SR7_31_28, AVB0_MII_TD1),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001156
1157 /* IP1SR7 */
1158 PINMUX_IPSR_GPSR(IP1SR7_3_0, AVB0_RD3),
1159 PINMUX_IPSR_GPSR(IP1SR7_3_0, AVB0_MII_RD3),
1160
1161 PINMUX_IPSR_GPSR(IP1SR7_7_4, AVB0_TXCREFCLK),
1162
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001163 PINMUX_IPSR_GPSR(IP1SR7_11_8, AVB0_MAGIC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001164
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001165 PINMUX_IPSR_GPSR(IP1SR7_15_12, AVB0_TD0),
1166 PINMUX_IPSR_GPSR(IP1SR7_15_12, AVB0_MII_TD0),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001167
1168 PINMUX_IPSR_GPSR(IP1SR7_19_16, AVB0_RD2),
1169 PINMUX_IPSR_GPSR(IP1SR7_19_16, AVB0_MII_RD2),
1170
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001171 PINMUX_IPSR_GPSR(IP1SR7_23_20, AVB0_MDC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001172
1173 PINMUX_IPSR_GPSR(IP1SR7_27_24, AVB0_MDIO),
1174
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001175 PINMUX_IPSR_GPSR(IP1SR7_31_28, AVB0_TXC),
1176 PINMUX_IPSR_GPSR(IP1SR7_31_28, AVB0_MII_TXC),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001177
1178 /* IP2SR7 */
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001179 PINMUX_IPSR_GPSR(IP2SR7_3_0, AVB0_TX_CTL),
1180 PINMUX_IPSR_GPSR(IP2SR7_3_0, AVB0_MII_TX_EN),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001181
1182 PINMUX_IPSR_GPSR(IP2SR7_7_4, AVB0_RD1),
1183 PINMUX_IPSR_GPSR(IP2SR7_7_4, AVB0_MII_RD1),
1184
1185 PINMUX_IPSR_GPSR(IP2SR7_11_8, AVB0_RD0),
1186 PINMUX_IPSR_GPSR(IP2SR7_11_8, AVB0_MII_RD0),
1187
1188 PINMUX_IPSR_GPSR(IP2SR7_15_12, AVB0_RXC),
1189 PINMUX_IPSR_GPSR(IP2SR7_15_12, AVB0_MII_RXC),
1190
1191 PINMUX_IPSR_GPSR(IP2SR7_19_16, AVB0_RX_CTL),
1192 PINMUX_IPSR_GPSR(IP2SR7_19_16, AVB0_MII_RX_DV),
1193
1194 /* IP0SR8 */
1195 PINMUX_IPSR_MSEL(IP0SR8_3_0, SCL0, SEL_SCL0_0),
1196 PINMUX_IPSR_MSEL(IP0SR8_7_4, SDA0, SEL_SDA0_0),
1197 PINMUX_IPSR_MSEL(IP0SR8_11_8, SCL1, SEL_SCL1_0),
1198 PINMUX_IPSR_MSEL(IP0SR8_15_12, SDA1, SEL_SDA1_0),
1199 PINMUX_IPSR_MSEL(IP0SR8_19_16, SCL2, SEL_SCL2_0),
1200 PINMUX_IPSR_MSEL(IP0SR8_23_20, SDA2, SEL_SDA2_0),
1201 PINMUX_IPSR_MSEL(IP0SR8_27_24, SCL3, SEL_SCL3_0),
1202 PINMUX_IPSR_MSEL(IP0SR8_31_28, SDA3, SEL_SDA3_0),
1203
1204 /* IP1SR8 */
1205 PINMUX_IPSR_MSEL(IP1SR8_3_0, SCL4, SEL_SCL4_0),
1206 PINMUX_IPSR_MSEL(IP1SR8_3_0, HRX2, SEL_SCL4_0),
1207 PINMUX_IPSR_MSEL(IP1SR8_3_0, SCK4, SEL_SCL4_0),
1208
1209 PINMUX_IPSR_MSEL(IP1SR8_7_4, SDA4, SEL_SDA4_0),
1210 PINMUX_IPSR_MSEL(IP1SR8_7_4, HTX2, SEL_SDA4_0),
1211 PINMUX_IPSR_MSEL(IP1SR8_7_4, CTS4_N, SEL_SDA4_0),
1212
1213 PINMUX_IPSR_MSEL(IP1SR8_11_8, SCL5, SEL_SCL5_0),
1214 PINMUX_IPSR_MSEL(IP1SR8_11_8, HRTS2_N, SEL_SCL5_0),
1215 PINMUX_IPSR_MSEL(IP1SR8_11_8, RTS4_N, SEL_SCL5_0),
1216
1217 PINMUX_IPSR_MSEL(IP1SR8_15_12, SDA5, SEL_SDA5_0),
1218 PINMUX_IPSR_MSEL(IP1SR8_15_12, SCIF_CLK2, SEL_SDA5_0),
1219
1220 PINMUX_IPSR_GPSR(IP1SR8_19_16, HCTS2_N),
1221 PINMUX_IPSR_GPSR(IP1SR8_19_16, TX4),
1222
1223 PINMUX_IPSR_GPSR(IP1SR8_23_20, HSCK2),
1224 PINMUX_IPSR_GPSR(IP1SR8_23_20, RX4),
1225};
1226
1227/*
1228 * Pins not associated with a GPIO port.
1229 */
1230enum {
1231 GP_ASSIGN_LAST(),
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001232 NOGP_ALL(),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001233};
1234
1235static const struct sh_pfc_pin pinmux_pins[] = {
1236 PINMUX_GPIO_GP_ALL(),
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001237 PINMUX_NOGP_ALL(),
Hai Pham9a8aaa32023-02-28 22:37:03 +01001238};
1239
Marek Vasut8f07e8a2023-09-17 16:08:49 +02001240/* - AUDIO CLOCK ----------------------------------------- */
1241static const unsigned int audio_clkin_pins[] = {
1242 /* CLK IN */
1243 RCAR_GP_PIN(1, 22),
1244};
1245static const unsigned int audio_clkin_mux[] = {
1246 AUDIO_CLKIN_MARK,
1247};
1248static const unsigned int audio_clkout_pins[] = {
1249 /* CLK OUT */
1250 RCAR_GP_PIN(1, 21),
1251};
1252static const unsigned int audio_clkout_mux[] = {
1253 AUDIO_CLKOUT_MARK,
1254};
1255
Hai Pham9a8aaa32023-02-28 22:37:03 +01001256/* - AVB0 ------------------------------------------------ */
1257static const unsigned int avb0_link_pins[] = {
1258 /* AVB0_LINK */
1259 RCAR_GP_PIN(7, 4),
1260};
1261static const unsigned int avb0_link_mux[] = {
1262 AVB0_LINK_MARK,
1263};
1264static const unsigned int avb0_magic_pins[] = {
1265 /* AVB0_MAGIC */
1266 RCAR_GP_PIN(7, 10),
1267};
1268static const unsigned int avb0_magic_mux[] = {
1269 AVB0_MAGIC_MARK,
1270};
1271static const unsigned int avb0_phy_int_pins[] = {
1272 /* AVB0_PHY_INT */
1273 RCAR_GP_PIN(7, 5),
1274};
1275static const unsigned int avb0_phy_int_mux[] = {
1276 AVB0_PHY_INT_MARK,
1277};
1278static const unsigned int avb0_mdio_pins[] = {
1279 /* AVB0_MDC, AVB0_MDIO */
1280 RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
1281};
1282static const unsigned int avb0_mdio_mux[] = {
1283 AVB0_MDC_MARK, AVB0_MDIO_MARK,
1284};
1285static const unsigned int avb0_rgmii_pins[] = {
1286 /*
1287 * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, AVB0_TD1, AVB0_TD2, AVB0_TD3,
1288 * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, AVB0_RD1, AVB0_RD2, AVB0_RD3,
1289 */
1290 RCAR_GP_PIN(7, 16), RCAR_GP_PIN(7, 15),
1291 RCAR_GP_PIN(7, 11), RCAR_GP_PIN(7, 7),
1292 RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 3),
1293 RCAR_GP_PIN(7, 20), RCAR_GP_PIN(7, 19),
1294 RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
1295 RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7, 8),
1296};
1297static const unsigned int avb0_rgmii_mux[] = {
1298 AVB0_TX_CTL_MARK, AVB0_TXC_MARK,
1299 AVB0_TD0_MARK, AVB0_TD1_MARK,
1300 AVB0_TD2_MARK, AVB0_TD3_MARK,
1301 AVB0_RX_CTL_MARK, AVB0_RXC_MARK,
1302 AVB0_RD0_MARK, AVB0_RD1_MARK,
1303 AVB0_RD2_MARK, AVB0_RD3_MARK,
1304};
1305static const unsigned int avb0_txcrefclk_pins[] = {
1306 /* AVB0_TXCREFCLK */
1307 RCAR_GP_PIN(7, 9),
1308};
1309static const unsigned int avb0_txcrefclk_mux[] = {
1310 AVB0_TXCREFCLK_MARK,
1311};
1312static const unsigned int avb0_avtp_pps_pins[] = {
1313 /* AVB0_AVTP_PPS */
1314 RCAR_GP_PIN(7, 0),
1315};
1316static const unsigned int avb0_avtp_pps_mux[] = {
1317 AVB0_AVTP_PPS_MARK,
1318};
1319static const unsigned int avb0_avtp_capture_pins[] = {
1320 /* AVB0_AVTP_CAPTURE */
1321 RCAR_GP_PIN(7, 1),
1322};
1323static const unsigned int avb0_avtp_capture_mux[] = {
1324 AVB0_AVTP_CAPTURE_MARK,
1325};
1326static const unsigned int avb0_avtp_match_pins[] = {
1327 /* AVB0_AVTP_MATCH */
1328 RCAR_GP_PIN(7, 2),
1329};
1330static const unsigned int avb0_avtp_match_mux[] = {
1331 AVB0_AVTP_MATCH_MARK,
1332};
1333
1334/* - AVB1 ------------------------------------------------ */
1335static const unsigned int avb1_link_pins[] = {
1336 /* AVB1_LINK */
1337 RCAR_GP_PIN(6, 4),
1338};
1339static const unsigned int avb1_link_mux[] = {
1340 AVB1_LINK_MARK,
1341};
1342static const unsigned int avb1_magic_pins[] = {
1343 /* AVB1_MAGIC */
1344 RCAR_GP_PIN(6, 1),
1345};
1346static const unsigned int avb1_magic_mux[] = {
1347 AVB1_MAGIC_MARK,
1348};
1349static const unsigned int avb1_phy_int_pins[] = {
1350 /* AVB1_PHY_INT */
1351 RCAR_GP_PIN(6, 3),
1352};
1353static const unsigned int avb1_phy_int_mux[] = {
1354 AVB1_PHY_INT_MARK,
1355};
1356static const unsigned int avb1_mdio_pins[] = {
1357 /* AVB1_MDC, AVB1_MDIO */
1358 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 0),
1359};
1360static const unsigned int avb1_mdio_mux[] = {
1361 AVB1_MDC_MARK, AVB1_MDIO_MARK,
1362};
1363static const unsigned int avb1_rgmii_pins[] = {
1364 /*
1365 * AVB1_TX_CTL, AVB1_TXC, AVB1_TD0, AVB1_TD1, AVB1_TD2, AVB1_TD3,
1366 * AVB1_RX_CTL, AVB1_RXC, AVB1_RD0, AVB1_RD1, AVB1_RD2, AVB1_RD3,
1367 */
1368 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1369 RCAR_GP_PIN(6, 13), RCAR_GP_PIN(6, 12),
1370 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 18),
1371 RCAR_GP_PIN(6, 9), RCAR_GP_PIN(6, 8),
1372 RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 14),
1373 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 19),
1374};
1375static const unsigned int avb1_rgmii_mux[] = {
1376 AVB1_TX_CTL_MARK, AVB1_TXC_MARK,
1377 AVB1_TD0_MARK, AVB1_TD1_MARK,
1378 AVB1_TD2_MARK, AVB1_TD3_MARK,
1379 AVB1_RX_CTL_MARK, AVB1_RXC_MARK,
1380 AVB1_RD0_MARK, AVB1_RD1_MARK,
1381 AVB1_RD2_MARK, AVB1_RD3_MARK,
1382};
1383static const unsigned int avb1_txcrefclk_pins[] = {
1384 /* AVB1_TXCREFCLK */
1385 RCAR_GP_PIN(6, 20),
1386};
1387static const unsigned int avb1_txcrefclk_mux[] = {
1388 AVB1_TXCREFCLK_MARK,
1389};
1390static const unsigned int avb1_avtp_pps_pins[] = {
1391 /* AVB1_AVTP_PPS */
1392 RCAR_GP_PIN(6, 10),
1393};
1394static const unsigned int avb1_avtp_pps_mux[] = {
1395 AVB1_AVTP_PPS_MARK,
1396};
1397static const unsigned int avb1_avtp_capture_pins[] = {
1398 /* AVB1_AVTP_CAPTURE */
1399 RCAR_GP_PIN(6, 11),
1400};
1401static const unsigned int avb1_avtp_capture_mux[] = {
1402 AVB1_AVTP_CAPTURE_MARK,
1403};
1404static const unsigned int avb1_avtp_match_pins[] = {
1405 /* AVB1_AVTP_MATCH */
1406 RCAR_GP_PIN(6, 5),
1407};
1408static const unsigned int avb1_avtp_match_mux[] = {
1409 AVB1_AVTP_MATCH_MARK,
1410};
1411
1412/* - AVB2 ------------------------------------------------ */
1413static const unsigned int avb2_link_pins[] = {
1414 /* AVB2_LINK */
1415 RCAR_GP_PIN(5, 3),
1416};
1417static const unsigned int avb2_link_mux[] = {
1418 AVB2_LINK_MARK,
1419};
1420static const unsigned int avb2_magic_pins[] = {
1421 /* AVB2_MAGIC */
1422 RCAR_GP_PIN(5, 5),
1423};
1424static const unsigned int avb2_magic_mux[] = {
1425 AVB2_MAGIC_MARK,
1426};
1427static const unsigned int avb2_phy_int_pins[] = {
1428 /* AVB2_PHY_INT */
1429 RCAR_GP_PIN(5, 4),
1430};
1431static const unsigned int avb2_phy_int_mux[] = {
1432 AVB2_PHY_INT_MARK,
1433};
1434static const unsigned int avb2_mdio_pins[] = {
1435 /* AVB2_MDC, AVB2_MDIO */
1436 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 10),
1437};
1438static const unsigned int avb2_mdio_mux[] = {
1439 AVB2_MDC_MARK, AVB2_MDIO_MARK,
1440};
1441static const unsigned int avb2_rgmii_pins[] = {
1442 /*
1443 * AVB2_TX_CTL, AVB2_TXC, AVB2_TD0, AVB2_TD1, AVB2_TD2, AVB2_TD3,
1444 * AVB2_RX_CTL, AVB2_RXC, AVB2_RD0, AVB2_RD1, AVB2_RD2, AVB2_RD3,
1445 */
1446 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 16),
1447 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 12),
1448 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 8),
1449 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 18),
1450 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 14),
1451 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 9),
1452};
1453static const unsigned int avb2_rgmii_mux[] = {
1454 AVB2_TX_CTL_MARK, AVB2_TXC_MARK,
1455 AVB2_TD0_MARK, AVB2_TD1_MARK,
1456 AVB2_TD2_MARK, AVB2_TD3_MARK,
1457 AVB2_RX_CTL_MARK, AVB2_RXC_MARK,
1458 AVB2_RD0_MARK, AVB2_RD1_MARK,
1459 AVB2_RD2_MARK, AVB2_RD3_MARK,
1460};
1461static const unsigned int avb2_txcrefclk_pins[] = {
1462 /* AVB2_TXCREFCLK */
1463 RCAR_GP_PIN(5, 7),
1464};
1465static const unsigned int avb2_txcrefclk_mux[] = {
1466 AVB2_TXCREFCLK_MARK,
1467};
1468static const unsigned int avb2_avtp_pps_pins[] = {
1469 /* AVB2_AVTP_PPS */
1470 RCAR_GP_PIN(5, 0),
1471};
1472static const unsigned int avb2_avtp_pps_mux[] = {
1473 AVB2_AVTP_PPS_MARK,
1474};
1475static const unsigned int avb2_avtp_capture_pins[] = {
1476 /* AVB2_AVTP_CAPTURE */
1477 RCAR_GP_PIN(5, 1),
1478};
1479static const unsigned int avb2_avtp_capture_mux[] = {
1480 AVB2_AVTP_CAPTURE_MARK,
1481};
1482static const unsigned int avb2_avtp_match_pins[] = {
1483 /* AVB2_AVTP_MATCH */
1484 RCAR_GP_PIN(5, 2),
1485};
1486static const unsigned int avb2_avtp_match_mux[] = {
1487 AVB2_AVTP_MATCH_MARK,
1488};
1489
1490/* - CANFD0 ----------------------------------------------------------------- */
1491static const unsigned int canfd0_data_pins[] = {
1492 /* CANFD0_TX, CANFD0_RX */
1493 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1494};
1495static const unsigned int canfd0_data_mux[] = {
1496 CANFD0_TX_MARK, CANFD0_RX_MARK,
1497};
1498
1499/* - CANFD1 ----------------------------------------------------------------- */
1500static const unsigned int canfd1_data_pins[] = {
1501 /* CANFD1_TX, CANFD1_RX */
1502 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1503};
1504static const unsigned int canfd1_data_mux[] = {
1505 CANFD1_TX_MARK, CANFD1_RX_MARK,
1506};
1507
1508/* - CANFD2 ----------------------------------------------------------------- */
1509static const unsigned int canfd2_data_pins[] = {
1510 /* CANFD2_TX, CANFD2_RX */
1511 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1512};
1513static const unsigned int canfd2_data_mux[] = {
1514 CANFD2_TX_MARK, CANFD2_RX_MARK,
1515};
1516
1517/* - CANFD3 ----------------------------------------------------------------- */
1518static const unsigned int canfd3_data_pins[] = {
1519 /* CANFD3_TX, CANFD3_RX */
1520 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
1521};
1522static const unsigned int canfd3_data_mux[] = {
1523 CANFD3_TX_MARK, CANFD3_RX_MARK,
1524};
1525
1526/* - CANFD4 ----------------------------------------------------------------- */
1527static const unsigned int canfd4_data_pins[] = {
1528 /* CANFD4_TX, CANFD4_RX */
1529 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
1530};
1531static const unsigned int canfd4_data_mux[] = {
1532 CANFD4_TX_MARK, CANFD4_RX_MARK,
1533};
1534
1535/* - CANFD5 ----------------------------------------------------------------- */
Marek Vasut5d7061f2024-09-11 23:09:38 +02001536static const unsigned int canfd5_data_a_pins[] = {
1537 /* CANFD5_TX_A, CANFD5_RX_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001538 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
1539};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001540static const unsigned int canfd5_data_a_mux[] = {
1541 CANFD5_TX_A_MARK, CANFD5_RX_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001542};
1543
Hai Pham9a8aaa32023-02-28 22:37:03 +01001544static const unsigned int canfd5_data_b_pins[] = {
1545 /* CANFD5_TX_B, CANFD5_RX_B */
1546 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
1547};
1548static const unsigned int canfd5_data_b_mux[] = {
1549 CANFD5_TX_B_MARK, CANFD5_RX_B_MARK,
1550};
1551
1552/* - CANFD6 ----------------------------------------------------------------- */
1553static const unsigned int canfd6_data_pins[] = {
1554 /* CANFD6_TX, CANFD6_RX */
1555 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
1556};
1557static const unsigned int canfd6_data_mux[] = {
1558 CANFD6_TX_MARK, CANFD6_RX_MARK,
1559};
1560
1561/* - CANFD7 ----------------------------------------------------------------- */
1562static const unsigned int canfd7_data_pins[] = {
1563 /* CANFD7_TX, CANFD7_RX */
1564 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
1565};
1566static const unsigned int canfd7_data_mux[] = {
1567 CANFD7_TX_MARK, CANFD7_RX_MARK,
1568};
1569
1570/* - CANFD Clock ------------------------------------------------------------ */
1571static const unsigned int can_clk_pins[] = {
1572 /* CAN_CLK */
1573 RCAR_GP_PIN(2, 9),
1574};
1575static const unsigned int can_clk_mux[] = {
1576 CAN_CLK_MARK,
1577};
1578
1579/* - HSCIF0 ----------------------------------------------------------------- */
1580static const unsigned int hscif0_data_pins[] = {
1581 /* HRX0, HTX0 */
1582 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 12),
1583};
1584static const unsigned int hscif0_data_mux[] = {
1585 HRX0_MARK, HTX0_MARK,
1586};
1587static const unsigned int hscif0_clk_pins[] = {
1588 /* HSCK0 */
1589 RCAR_GP_PIN(1, 15),
1590};
1591static const unsigned int hscif0_clk_mux[] = {
1592 HSCK0_MARK,
1593};
1594static const unsigned int hscif0_ctrl_pins[] = {
1595 /* HRTS0_N, HCTS0_N */
1596 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1597};
1598static const unsigned int hscif0_ctrl_mux[] = {
1599 HRTS0_N_MARK, HCTS0_N_MARK,
1600};
1601
1602/* - HSCIF1 ----------------------------------------------------------------- */
Marek Vasut5d7061f2024-09-11 23:09:38 +02001603static const unsigned int hscif1_data_a_pins[] = {
1604 /* HRX1_A, HTX1_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001605 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
1606};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001607static const unsigned int hscif1_data_a_mux[] = {
1608 HRX1_A_MARK, HTX1_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001609};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001610static const unsigned int hscif1_clk_a_pins[] = {
1611 /* HSCK1_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001612 RCAR_GP_PIN(0, 18),
1613};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001614static const unsigned int hscif1_clk_a_mux[] = {
1615 HSCK1_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001616};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001617static const unsigned int hscif1_ctrl_a_pins[] = {
1618 /* HRTS1_N_A, HCTS1_N_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001619 RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
1620};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001621static const unsigned int hscif1_ctrl_a_mux[] = {
1622 HRTS1_N_A_MARK, HCTS1_N_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001623};
1624
Marek Vasut5d7061f2024-09-11 23:09:38 +02001625static const unsigned int hscif1_data_b_pins[] = {
1626 /* HRX1_B, HTX1_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001627 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
1628};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001629static const unsigned int hscif1_data_b_mux[] = {
1630 HRX1_B_MARK, HTX1_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001631};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001632static const unsigned int hscif1_clk_b_pins[] = {
1633 /* HSCK1_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001634 RCAR_GP_PIN(1, 10),
1635};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001636static const unsigned int hscif1_clk_b_mux[] = {
1637 HSCK1_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001638};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001639static const unsigned int hscif1_ctrl_b_pins[] = {
1640 /* HRTS1_N_B, HCTS1_N_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001641 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
1642};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001643static const unsigned int hscif1_ctrl_b_mux[] = {
1644 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001645};
1646
1647/* - HSCIF2 ----------------------------------------------------------------- */
1648static const unsigned int hscif2_data_pins[] = {
1649 /* HRX2, HTX2 */
1650 RCAR_GP_PIN(8, 8), RCAR_GP_PIN(8, 9),
1651};
1652static const unsigned int hscif2_data_mux[] = {
1653 HRX2_MARK, HTX2_MARK,
1654};
1655static const unsigned int hscif2_clk_pins[] = {
1656 /* HSCK2 */
1657 RCAR_GP_PIN(8, 13),
1658};
1659static const unsigned int hscif2_clk_mux[] = {
1660 HSCK2_MARK,
1661};
1662static const unsigned int hscif2_ctrl_pins[] = {
1663 /* HRTS2_N, HCTS2_N */
1664 RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 12),
1665};
1666static const unsigned int hscif2_ctrl_mux[] = {
1667 HRTS2_N_MARK, HCTS2_N_MARK,
1668};
1669
1670/* - HSCIF3 ----------------------------------------------------------------- */
Marek Vasut5d7061f2024-09-11 23:09:38 +02001671static const unsigned int hscif3_data_a_pins[] = {
1672 /* HRX3_A, HTX3_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001673 RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 28),
1674};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001675static const unsigned int hscif3_data_a_mux[] = {
1676 HRX3_A_MARK, HTX3_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001677};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001678static const unsigned int hscif3_clk_a_pins[] = {
1679 /* HSCK3_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001680 RCAR_GP_PIN(1, 25),
1681};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001682static const unsigned int hscif3_clk_a_mux[] = {
1683 HSCK3_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001684};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001685static const unsigned int hscif3_ctrl_a_pins[] = {
1686 /* HRTS3_N_A, HCTS3_N_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001687 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 27),
1688};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001689static const unsigned int hscif3_ctrl_a_mux[] = {
1690 HRTS3_N_A_MARK, HCTS3_N_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001691};
1692
Marek Vasut5d7061f2024-09-11 23:09:38 +02001693static const unsigned int hscif3_data_b_pins[] = {
1694 /* HRX3_B, HTX3_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001695 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 0),
1696};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001697static const unsigned int hscif3_data_b_mux[] = {
1698 HRX3_B_MARK, HTX3_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001699};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001700static const unsigned int hscif3_clk_b_pins[] = {
1701 /* HSCK3_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001702 RCAR_GP_PIN(1, 3),
1703};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001704static const unsigned int hscif3_clk_b_mux[] = {
1705 HSCK3_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001706};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001707static const unsigned int hscif3_ctrl_b_pins[] = {
1708 /* HRTS3_N_B, HCTS3_N_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01001709 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
1710};
Marek Vasut5d7061f2024-09-11 23:09:38 +02001711static const unsigned int hscif3_ctrl_b_mux[] = {
1712 HRTS3_N_B_MARK, HCTS3_N_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01001713};
1714
1715/* - I2C0 ------------------------------------------------------------------- */
1716static const unsigned int i2c0_pins[] = {
1717 /* SDA0, SCL0 */
1718 RCAR_GP_PIN(8, 1), RCAR_GP_PIN(8, 0),
1719};
1720static const unsigned int i2c0_mux[] = {
1721 SDA0_MARK, SCL0_MARK,
1722};
1723
1724/* - I2C1 ------------------------------------------------------------------- */
1725static const unsigned int i2c1_pins[] = {
1726 /* SDA1, SCL1 */
1727 RCAR_GP_PIN(8, 3), RCAR_GP_PIN(8, 2),
1728};
1729static const unsigned int i2c1_mux[] = {
1730 SDA1_MARK, SCL1_MARK,
1731};
1732
1733/* - I2C2 ------------------------------------------------------------------- */
1734static const unsigned int i2c2_pins[] = {
1735 /* SDA2, SCL2 */
1736 RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 4),
1737};
1738static const unsigned int i2c2_mux[] = {
1739 SDA2_MARK, SCL2_MARK,
1740};
1741
1742/* - I2C3 ------------------------------------------------------------------- */
1743static const unsigned int i2c3_pins[] = {
1744 /* SDA3, SCL3 */
1745 RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 6),
1746};
1747static const unsigned int i2c3_mux[] = {
1748 SDA3_MARK, SCL3_MARK,
1749};
1750
1751/* - I2C4 ------------------------------------------------------------------- */
1752static const unsigned int i2c4_pins[] = {
1753 /* SDA4, SCL4 */
1754 RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 8),
1755};
1756static const unsigned int i2c4_mux[] = {
1757 SDA4_MARK, SCL4_MARK,
1758};
1759
1760/* - I2C5 ------------------------------------------------------------------- */
1761static const unsigned int i2c5_pins[] = {
1762 /* SDA5, SCL5 */
1763 RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 10),
1764};
1765static const unsigned int i2c5_mux[] = {
1766 SDA5_MARK, SCL5_MARK,
1767};
1768
Marek Vasut5d7061f2024-09-11 23:09:38 +02001769/* - INTC-EX ---------------------------------------------------------------- */
1770static const unsigned int intc_ex_irq0_a_pins[] = {
1771 /* IRQ0_A */
1772 RCAR_GP_PIN(0, 6),
1773};
1774static const unsigned int intc_ex_irq0_a_mux[] = {
1775 IRQ0_A_MARK,
1776};
1777static const unsigned int intc_ex_irq0_b_pins[] = {
1778 /* IRQ0_B */
1779 RCAR_GP_PIN(1, 20),
1780};
1781static const unsigned int intc_ex_irq0_b_mux[] = {
1782 IRQ0_B_MARK,
1783};
1784
1785static const unsigned int intc_ex_irq1_a_pins[] = {
1786 /* IRQ1_A */
1787 RCAR_GP_PIN(0, 5),
1788};
1789static const unsigned int intc_ex_irq1_a_mux[] = {
1790 IRQ1_A_MARK,
1791};
1792static const unsigned int intc_ex_irq1_b_pins[] = {
1793 /* IRQ1_B */
1794 RCAR_GP_PIN(1, 21),
1795};
1796static const unsigned int intc_ex_irq1_b_mux[] = {
1797 IRQ1_B_MARK,
1798};
1799
1800static const unsigned int intc_ex_irq2_a_pins[] = {
1801 /* IRQ2_A */
1802 RCAR_GP_PIN(0, 4),
1803};
1804static const unsigned int intc_ex_irq2_a_mux[] = {
1805 IRQ2_A_MARK,
1806};
1807static const unsigned int intc_ex_irq2_b_pins[] = {
1808 /* IRQ2_B */
1809 RCAR_GP_PIN(0, 13),
1810};
1811static const unsigned int intc_ex_irq2_b_mux[] = {
1812 IRQ2_B_MARK,
1813};
1814
1815static const unsigned int intc_ex_irq3_a_pins[] = {
1816 /* IRQ3_A */
1817 RCAR_GP_PIN(0, 3),
1818};
1819static const unsigned int intc_ex_irq3_a_mux[] = {
1820 IRQ3_A_MARK,
1821};
1822static const unsigned int intc_ex_irq3_b_pins[] = {
1823 /* IRQ3_B */
1824 RCAR_GP_PIN(1, 23),
1825};
1826static const unsigned int intc_ex_irq3_b_mux[] = {
1827 IRQ3_B_MARK,
1828};
1829
1830static const unsigned int intc_ex_irq4_a_pins[] = {
1831 /* IRQ4_A */
1832 RCAR_GP_PIN(1, 17),
1833};
1834static const unsigned int intc_ex_irq4_a_mux[] = {
1835 IRQ4_A_MARK,
1836};
1837static const unsigned int intc_ex_irq4_b_pins[] = {
1838 /* IRQ4_B */
1839 RCAR_GP_PIN(2, 3),
1840};
1841static const unsigned int intc_ex_irq4_b_mux[] = {
1842 IRQ4_B_MARK,
1843};
1844
1845static const unsigned int intc_ex_irq5_pins[] = {
1846 /* IRQ5 */
1847 RCAR_GP_PIN(2, 2),
1848};
1849static const unsigned int intc_ex_irq5_mux[] = {
1850 IRQ5_MARK,
1851};
1852
Hai Pham9a8aaa32023-02-28 22:37:03 +01001853/* - MMC -------------------------------------------------------------------- */
1854static const unsigned int mmc_data_pins[] = {
1855 /* MMC_SD_D[0:3], MMC_D[4:7] */
1856 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
1857 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 5),
1858 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6),
1859 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
1860};
1861static const unsigned int mmc_data_mux[] = {
1862 MMC_SD_D0_MARK, MMC_SD_D1_MARK,
1863 MMC_SD_D2_MARK, MMC_SD_D3_MARK,
1864 MMC_D4_MARK, MMC_D5_MARK,
1865 MMC_D6_MARK, MMC_D7_MARK,
1866};
1867static const unsigned int mmc_ctrl_pins[] = {
1868 /* MMC_SD_CLK, MMC_SD_CMD */
1869 RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 10),
1870};
1871static const unsigned int mmc_ctrl_mux[] = {
1872 MMC_SD_CLK_MARK, MMC_SD_CMD_MARK,
1873};
1874static const unsigned int mmc_cd_pins[] = {
1875 /* SD_CD */
1876 RCAR_GP_PIN(3, 11),
1877};
1878static const unsigned int mmc_cd_mux[] = {
1879 SD_CD_MARK,
1880};
1881static const unsigned int mmc_wp_pins[] = {
1882 /* SD_WP */
1883 RCAR_GP_PIN(3, 12),
1884};
1885static const unsigned int mmc_wp_mux[] = {
1886 SD_WP_MARK,
1887};
1888static const unsigned int mmc_ds_pins[] = {
1889 /* MMC_DS */
1890 RCAR_GP_PIN(3, 4),
1891};
1892static const unsigned int mmc_ds_mux[] = {
1893 MMC_DS_MARK,
1894};
1895
1896/* - MSIOF0 ----------------------------------------------------------------- */
1897static const unsigned int msiof0_clk_pins[] = {
1898 /* MSIOF0_SCK */
1899 RCAR_GP_PIN(1, 10),
1900};
1901static const unsigned int msiof0_clk_mux[] = {
1902 MSIOF0_SCK_MARK,
1903};
1904static const unsigned int msiof0_sync_pins[] = {
1905 /* MSIOF0_SYNC */
1906 RCAR_GP_PIN(1, 8),
1907};
1908static const unsigned int msiof0_sync_mux[] = {
1909 MSIOF0_SYNC_MARK,
1910};
1911static const unsigned int msiof0_ss1_pins[] = {
1912 /* MSIOF0_SS1 */
1913 RCAR_GP_PIN(1, 7),
1914};
1915static const unsigned int msiof0_ss1_mux[] = {
1916 MSIOF0_SS1_MARK,
1917};
1918static const unsigned int msiof0_ss2_pins[] = {
1919 /* MSIOF0_SS2 */
1920 RCAR_GP_PIN(1, 6),
1921};
1922static const unsigned int msiof0_ss2_mux[] = {
1923 MSIOF0_SS2_MARK,
1924};
1925static const unsigned int msiof0_txd_pins[] = {
1926 /* MSIOF0_TXD */
1927 RCAR_GP_PIN(1, 9),
1928};
1929static const unsigned int msiof0_txd_mux[] = {
1930 MSIOF0_TXD_MARK,
1931};
1932static const unsigned int msiof0_rxd_pins[] = {
1933 /* MSIOF0_RXD */
1934 RCAR_GP_PIN(1, 11),
1935};
1936static const unsigned int msiof0_rxd_mux[] = {
1937 MSIOF0_RXD_MARK,
1938};
1939
1940/* - MSIOF1 ----------------------------------------------------------------- */
1941static const unsigned int msiof1_clk_pins[] = {
1942 /* MSIOF1_SCK */
1943 RCAR_GP_PIN(1, 3),
1944};
1945static const unsigned int msiof1_clk_mux[] = {
1946 MSIOF1_SCK_MARK,
1947};
1948static const unsigned int msiof1_sync_pins[] = {
1949 /* MSIOF1_SYNC */
1950 RCAR_GP_PIN(1, 2),
1951};
1952static const unsigned int msiof1_sync_mux[] = {
1953 MSIOF1_SYNC_MARK,
1954};
1955static const unsigned int msiof1_ss1_pins[] = {
1956 /* MSIOF1_SS1 */
1957 RCAR_GP_PIN(1, 1),
1958};
1959static const unsigned int msiof1_ss1_mux[] = {
1960 MSIOF1_SS1_MARK,
1961};
1962static const unsigned int msiof1_ss2_pins[] = {
1963 /* MSIOF1_SS2 */
1964 RCAR_GP_PIN(1, 0),
1965};
1966static const unsigned int msiof1_ss2_mux[] = {
1967 MSIOF1_SS2_MARK,
1968};
1969static const unsigned int msiof1_txd_pins[] = {
1970 /* MSIOF1_TXD */
1971 RCAR_GP_PIN(1, 4),
1972};
1973static const unsigned int msiof1_txd_mux[] = {
1974 MSIOF1_TXD_MARK,
1975};
1976static const unsigned int msiof1_rxd_pins[] = {
1977 /* MSIOF1_RXD */
1978 RCAR_GP_PIN(1, 5),
1979};
1980static const unsigned int msiof1_rxd_mux[] = {
1981 MSIOF1_RXD_MARK,
1982};
1983
1984/* - MSIOF2 ----------------------------------------------------------------- */
1985static const unsigned int msiof2_clk_pins[] = {
1986 /* MSIOF2_SCK */
1987 RCAR_GP_PIN(0, 17),
1988};
1989static const unsigned int msiof2_clk_mux[] = {
1990 MSIOF2_SCK_MARK,
1991};
1992static const unsigned int msiof2_sync_pins[] = {
1993 /* MSIOF2_SYNC */
1994 RCAR_GP_PIN(0, 15),
1995};
1996static const unsigned int msiof2_sync_mux[] = {
1997 MSIOF2_SYNC_MARK,
1998};
1999static const unsigned int msiof2_ss1_pins[] = {
2000 /* MSIOF2_SS1 */
2001 RCAR_GP_PIN(0, 14),
2002};
2003static const unsigned int msiof2_ss1_mux[] = {
2004 MSIOF2_SS1_MARK,
2005};
2006static const unsigned int msiof2_ss2_pins[] = {
2007 /* MSIOF2_SS2 */
2008 RCAR_GP_PIN(0, 13),
2009};
2010static const unsigned int msiof2_ss2_mux[] = {
2011 MSIOF2_SS2_MARK,
2012};
2013static const unsigned int msiof2_txd_pins[] = {
2014 /* MSIOF2_TXD */
2015 RCAR_GP_PIN(0, 16),
2016};
2017static const unsigned int msiof2_txd_mux[] = {
2018 MSIOF2_TXD_MARK,
2019};
2020static const unsigned int msiof2_rxd_pins[] = {
2021 /* MSIOF2_RXD */
2022 RCAR_GP_PIN(0, 18),
2023};
2024static const unsigned int msiof2_rxd_mux[] = {
2025 MSIOF2_RXD_MARK,
2026};
2027
2028/* - MSIOF3 ----------------------------------------------------------------- */
2029static const unsigned int msiof3_clk_pins[] = {
2030 /* MSIOF3_SCK */
2031 RCAR_GP_PIN(0, 3),
2032};
2033static const unsigned int msiof3_clk_mux[] = {
2034 MSIOF3_SCK_MARK,
2035};
2036static const unsigned int msiof3_sync_pins[] = {
2037 /* MSIOF3_SYNC */
2038 RCAR_GP_PIN(0, 6),
2039};
2040static const unsigned int msiof3_sync_mux[] = {
2041 MSIOF3_SYNC_MARK,
2042};
2043static const unsigned int msiof3_ss1_pins[] = {
2044 /* MSIOF3_SS1 */
2045 RCAR_GP_PIN(0, 1),
2046};
2047static const unsigned int msiof3_ss1_mux[] = {
2048 MSIOF3_SS1_MARK,
2049};
2050static const unsigned int msiof3_ss2_pins[] = {
2051 /* MSIOF3_SS2 */
2052 RCAR_GP_PIN(0, 2),
2053};
2054static const unsigned int msiof3_ss2_mux[] = {
2055 MSIOF3_SS2_MARK,
2056};
2057static const unsigned int msiof3_txd_pins[] = {
2058 /* MSIOF3_TXD */
2059 RCAR_GP_PIN(0, 4),
2060};
2061static const unsigned int msiof3_txd_mux[] = {
2062 MSIOF3_TXD_MARK,
2063};
2064static const unsigned int msiof3_rxd_pins[] = {
2065 /* MSIOF3_RXD */
2066 RCAR_GP_PIN(0, 5),
2067};
2068static const unsigned int msiof3_rxd_mux[] = {
2069 MSIOF3_RXD_MARK,
2070};
2071
2072/* - MSIOF4 ----------------------------------------------------------------- */
2073static const unsigned int msiof4_clk_pins[] = {
2074 /* MSIOF4_SCK */
2075 RCAR_GP_PIN(1, 25),
2076};
2077static const unsigned int msiof4_clk_mux[] = {
2078 MSIOF4_SCK_MARK,
2079};
2080static const unsigned int msiof4_sync_pins[] = {
2081 /* MSIOF4_SYNC */
2082 RCAR_GP_PIN(1, 28),
2083};
2084static const unsigned int msiof4_sync_mux[] = {
2085 MSIOF4_SYNC_MARK,
2086};
2087static const unsigned int msiof4_ss1_pins[] = {
2088 /* MSIOF4_SS1 */
2089 RCAR_GP_PIN(1, 23),
2090};
2091static const unsigned int msiof4_ss1_mux[] = {
2092 MSIOF4_SS1_MARK,
2093};
2094static const unsigned int msiof4_ss2_pins[] = {
2095 /* MSIOF4_SS2 */
2096 RCAR_GP_PIN(1, 24),
2097};
2098static const unsigned int msiof4_ss2_mux[] = {
2099 MSIOF4_SS2_MARK,
2100};
2101static const unsigned int msiof4_txd_pins[] = {
2102 /* MSIOF4_TXD */
2103 RCAR_GP_PIN(1, 26),
2104};
2105static const unsigned int msiof4_txd_mux[] = {
2106 MSIOF4_TXD_MARK,
2107};
2108static const unsigned int msiof4_rxd_pins[] = {
2109 /* MSIOF4_RXD */
2110 RCAR_GP_PIN(1, 27),
2111};
2112static const unsigned int msiof4_rxd_mux[] = {
2113 MSIOF4_RXD_MARK,
2114};
2115
2116/* - MSIOF5 ----------------------------------------------------------------- */
2117static const unsigned int msiof5_clk_pins[] = {
2118 /* MSIOF5_SCK */
2119 RCAR_GP_PIN(0, 11),
2120};
2121static const unsigned int msiof5_clk_mux[] = {
2122 MSIOF5_SCK_MARK,
2123};
2124static const unsigned int msiof5_sync_pins[] = {
2125 /* MSIOF5_SYNC */
2126 RCAR_GP_PIN(0, 9),
2127};
2128static const unsigned int msiof5_sync_mux[] = {
2129 MSIOF5_SYNC_MARK,
2130};
2131static const unsigned int msiof5_ss1_pins[] = {
2132 /* MSIOF5_SS1 */
2133 RCAR_GP_PIN(0, 8),
2134};
2135static const unsigned int msiof5_ss1_mux[] = {
2136 MSIOF5_SS1_MARK,
2137};
2138static const unsigned int msiof5_ss2_pins[] = {
2139 /* MSIOF5_SS2 */
2140 RCAR_GP_PIN(0, 7),
2141};
2142static const unsigned int msiof5_ss2_mux[] = {
2143 MSIOF5_SS2_MARK,
2144};
2145static const unsigned int msiof5_txd_pins[] = {
2146 /* MSIOF5_TXD */
2147 RCAR_GP_PIN(0, 10),
2148};
2149static const unsigned int msiof5_txd_mux[] = {
2150 MSIOF5_TXD_MARK,
2151};
2152static const unsigned int msiof5_rxd_pins[] = {
2153 /* MSIOF5_RXD */
2154 RCAR_GP_PIN(0, 12),
2155};
2156static const unsigned int msiof5_rxd_mux[] = {
2157 MSIOF5_RXD_MARK,
2158};
2159
2160/* - PCIE ------------------------------------------------------------------- */
2161static const unsigned int pcie0_clkreq_n_pins[] = {
2162 /* PCIE0_CLKREQ_N */
2163 RCAR_GP_PIN(4, 21),
2164};
2165
2166static const unsigned int pcie0_clkreq_n_mux[] = {
2167 PCIE0_CLKREQ_N_MARK,
2168};
2169
2170static const unsigned int pcie1_clkreq_n_pins[] = {
2171 /* PCIE1_CLKREQ_N */
2172 RCAR_GP_PIN(4, 22),
2173};
2174
2175static const unsigned int pcie1_clkreq_n_mux[] = {
2176 PCIE1_CLKREQ_N_MARK,
2177};
2178
Marek Vasut5d7061f2024-09-11 23:09:38 +02002179/* - PWM0 ------------------------------------------------------------------- */
2180static const unsigned int pwm0_pins[] = {
2181 /* PWM0 */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002182 RCAR_GP_PIN(1, 15),
2183};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002184static const unsigned int pwm0_mux[] = {
2185 PWM0_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002186};
2187
Marek Vasut5d7061f2024-09-11 23:09:38 +02002188/* - PWM1 ------------------------------------------------------------------- */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002189static const unsigned int pwm1_a_pins[] = {
2190 /* PWM1_A */
2191 RCAR_GP_PIN(3, 13),
2192};
2193static const unsigned int pwm1_a_mux[] = {
2194 PWM1_A_MARK,
2195};
2196
Hai Pham9a8aaa32023-02-28 22:37:03 +01002197static const unsigned int pwm1_b_pins[] = {
2198 /* PWM1_B */
2199 RCAR_GP_PIN(2, 13),
2200};
2201static const unsigned int pwm1_b_mux[] = {
2202 PWM1_B_MARK,
2203};
2204
Marek Vasut5d7061f2024-09-11 23:09:38 +02002205/* - PWM2 ------------------------------------------------------------------- */
2206static const unsigned int pwm2_pins[] = {
2207 /* PWM2 */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002208 RCAR_GP_PIN(2, 14),
2209};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002210static const unsigned int pwm2_mux[] = {
2211 PWM2_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002212};
2213
Marek Vasut5d7061f2024-09-11 23:09:38 +02002214/* - PWM3 ------------------------------------------------------------------- */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002215static const unsigned int pwm3_a_pins[] = {
2216 /* PWM3_A */
2217 RCAR_GP_PIN(1, 22),
2218};
2219static const unsigned int pwm3_a_mux[] = {
2220 PWM3_A_MARK,
2221};
2222
Hai Pham9a8aaa32023-02-28 22:37:03 +01002223static const unsigned int pwm3_b_pins[] = {
2224 /* PWM3_B */
2225 RCAR_GP_PIN(2, 15),
2226};
2227static const unsigned int pwm3_b_mux[] = {
2228 PWM3_B_MARK,
2229};
2230
2231/* - PWM4 ------------------------------------------------------------------- */
2232static const unsigned int pwm4_pins[] = {
2233 /* PWM4 */
2234 RCAR_GP_PIN(2, 16),
2235};
2236static const unsigned int pwm4_mux[] = {
2237 PWM4_MARK,
2238};
2239
2240/* - PWM5 ------------------------------------------------------------------- */
2241static const unsigned int pwm5_pins[] = {
2242 /* PWM5 */
2243 RCAR_GP_PIN(2, 17),
2244};
2245static const unsigned int pwm5_mux[] = {
2246 PWM5_MARK,
2247};
2248
2249/* - PWM6 ------------------------------------------------------------------- */
2250static const unsigned int pwm6_pins[] = {
2251 /* PWM6 */
2252 RCAR_GP_PIN(2, 18),
2253};
2254static const unsigned int pwm6_mux[] = {
2255 PWM6_MARK,
2256};
2257
2258/* - PWM7 ------------------------------------------------------------------- */
2259static const unsigned int pwm7_pins[] = {
2260 /* PWM7 */
2261 RCAR_GP_PIN(2, 19),
2262};
2263static const unsigned int pwm7_mux[] = {
2264 PWM7_MARK,
2265};
2266
Marek Vasut5d7061f2024-09-11 23:09:38 +02002267/* - PWM8 ------------------------------------------------------------------- */
2268static const unsigned int pwm8_pins[] = {
2269 /* PWM8 */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002270 RCAR_GP_PIN(1, 13),
2271};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002272static const unsigned int pwm8_mux[] = {
2273 PWM8_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002274};
2275
Marek Vasut5d7061f2024-09-11 23:09:38 +02002276/* - PWM9 ------------------------------------------------------------------- */
2277static const unsigned int pwm9_pins[] = {
2278 /* PWM9 */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002279 RCAR_GP_PIN(1, 14),
2280};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002281static const unsigned int pwm9_mux[] = {
2282 PWM9_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002283};
2284
2285/* - QSPI0 ------------------------------------------------------------------ */
2286static const unsigned int qspi0_ctrl_pins[] = {
2287 /* SPCLK, SSL */
2288 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 15),
2289};
2290static const unsigned int qspi0_ctrl_mux[] = {
2291 QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
2292};
2293static const unsigned int qspi0_data_pins[] = {
2294 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2295 RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2296 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
2297};
2298static const unsigned int qspi0_data_mux[] = {
2299 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
2300 QSPI0_IO2_MARK, QSPI0_IO3_MARK
2301};
2302
2303/* - QSPI1 ------------------------------------------------------------------ */
2304static const unsigned int qspi1_ctrl_pins[] = {
2305 /* SPCLK, SSL */
2306 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 25),
2307};
2308static const unsigned int qspi1_ctrl_mux[] = {
2309 QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
2310};
2311static const unsigned int qspi1_data_pins[] = {
2312 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2313 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 23),
2314 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 26),
2315};
2316static const unsigned int qspi1_data_mux[] = {
2317 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
2318 QSPI1_IO2_MARK, QSPI1_IO3_MARK
2319};
2320
2321/* - SCIF0 ------------------------------------------------------------------ */
2322static const unsigned int scif0_data_pins[] = {
2323 /* RX0, TX0 */
2324 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 12),
2325};
2326static const unsigned int scif0_data_mux[] = {
2327 RX0_MARK, TX0_MARK,
2328};
2329static const unsigned int scif0_clk_pins[] = {
2330 /* SCK0 */
2331 RCAR_GP_PIN(1, 15),
2332};
2333static const unsigned int scif0_clk_mux[] = {
2334 SCK0_MARK,
2335};
2336static const unsigned int scif0_ctrl_pins[] = {
2337 /* RTS0_N, CTS0_N */
2338 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2339};
2340static const unsigned int scif0_ctrl_mux[] = {
2341 RTS0_N_MARK, CTS0_N_MARK,
2342};
2343
2344/* - SCIF1 ------------------------------------------------------------------ */
Marek Vasut5d7061f2024-09-11 23:09:38 +02002345static const unsigned int scif1_data_a_pins[] = {
2346 /* RX1_A, TX1_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002347 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
2348};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002349static const unsigned int scif1_data_a_mux[] = {
2350 RX1_A_MARK, TX1_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002351};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002352static const unsigned int scif1_clk_a_pins[] = {
2353 /* SCK1_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002354 RCAR_GP_PIN(0, 18),
2355};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002356static const unsigned int scif1_clk_a_mux[] = {
2357 SCK1_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002358};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002359static const unsigned int scif1_ctrl_a_pins[] = {
2360 /* RTS1_N_A, CTS1_N_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002361 RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
2362};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002363static const unsigned int scif1_ctrl_a_mux[] = {
2364 RTS1_N_A_MARK, CTS1_N_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002365};
2366
Marek Vasut5d7061f2024-09-11 23:09:38 +02002367static const unsigned int scif1_data_b_pins[] = {
2368 /* RX1_B, TX1_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002369 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
2370};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002371static const unsigned int scif1_data_b_mux[] = {
2372 RX1_B_MARK, TX1_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002373};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002374static const unsigned int scif1_clk_b_pins[] = {
2375 /* SCK1_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002376 RCAR_GP_PIN(1, 10),
2377};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002378static const unsigned int scif1_clk_b_mux[] = {
2379 SCK1_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002380};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002381static const unsigned int scif1_ctrl_b_pins[] = {
2382 /* RTS1_N_B, CTS1_N_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002383 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
2384};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002385static const unsigned int scif1_ctrl_b_mux[] = {
2386 RTS1_N_B_MARK, CTS1_N_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002387};
2388
2389/* - SCIF3 ------------------------------------------------------------------ */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002390static const unsigned int scif3_data_a_pins[] = {
2391 /* RX3_A, TX3_A */
2392 RCAR_GP_PIN(1, 27), RCAR_GP_PIN(1, 28),
2393};
2394static const unsigned int scif3_data_a_mux[] = {
2395 RX3_A_MARK, TX3_A_MARK,
2396};
2397static const unsigned int scif3_clk_a_pins[] = {
2398 /* SCK3_A */
2399 RCAR_GP_PIN(1, 24),
2400};
2401static const unsigned int scif3_clk_a_mux[] = {
2402 SCK3_A_MARK,
2403};
2404static const unsigned int scif3_ctrl_a_pins[] = {
2405 /* RTS3_N_A, CTS3_N_A */
2406 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2407};
2408static const unsigned int scif3_ctrl_a_mux[] = {
2409 RTS3_N_A_MARK, CTS3_N_A_MARK,
2410};
2411
Marek Vasut5d7061f2024-09-11 23:09:38 +02002412static const unsigned int scif3_data_b_pins[] = {
2413 /* RX3_B, TX3_B */
2414 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
2415};
2416static const unsigned int scif3_data_b_mux[] = {
2417 RX3_B_MARK, TX3_B_MARK,
2418};
2419static const unsigned int scif3_clk_b_pins[] = {
2420 /* SCK3_B */
2421 RCAR_GP_PIN(1, 4),
2422};
2423static const unsigned int scif3_clk_b_mux[] = {
2424 SCK3_B_MARK,
2425};
2426static const unsigned int scif3_ctrl_b_pins[] = {
2427 /* RTS3_N_B, CTS3_N_B */
2428 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
2429};
2430static const unsigned int scif3_ctrl_b_mux[] = {
2431 RTS3_N_B_MARK, CTS3_N_B_MARK,
2432};
2433
Hai Pham9a8aaa32023-02-28 22:37:03 +01002434/* - SCIF4 ------------------------------------------------------------------ */
2435static const unsigned int scif4_data_pins[] = {
2436 /* RX4, TX4 */
2437 RCAR_GP_PIN(8, 13), RCAR_GP_PIN(8, 12),
2438};
2439static const unsigned int scif4_data_mux[] = {
2440 RX4_MARK, TX4_MARK,
2441};
2442static const unsigned int scif4_clk_pins[] = {
2443 /* SCK4 */
2444 RCAR_GP_PIN(8, 8),
2445};
2446static const unsigned int scif4_clk_mux[] = {
2447 SCK4_MARK,
2448};
2449static const unsigned int scif4_ctrl_pins[] = {
2450 /* RTS4_N, CTS4_N */
2451 RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 9),
2452};
2453static const unsigned int scif4_ctrl_mux[] = {
2454 RTS4_N_MARK, CTS4_N_MARK,
2455};
2456
2457/* - SCIF Clock ------------------------------------------------------------- */
2458static const unsigned int scif_clk_pins[] = {
2459 /* SCIF_CLK */
2460 RCAR_GP_PIN(1, 17),
2461};
2462static const unsigned int scif_clk_mux[] = {
2463 SCIF_CLK_MARK,
2464};
2465
Marek Vasut5a5b2a32024-06-19 00:54:20 +02002466static const unsigned int scif_clk2_pins[] = {
2467 /* SCIF_CLK2 */
2468 RCAR_GP_PIN(8, 11),
2469};
2470static const unsigned int scif_clk2_mux[] = {
2471 SCIF_CLK2_MARK,
2472};
2473
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002474/* - SSI ------------------------------------------------- */
2475static const unsigned int ssi_data_pins[] = {
2476 /* SSI_SD */
2477 RCAR_GP_PIN(1, 20),
2478};
2479static const unsigned int ssi_data_mux[] = {
2480 SSI_SD_MARK,
2481};
2482static const unsigned int ssi_ctrl_pins[] = {
2483 /* SSI_SCK, SSI_WS */
2484 RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
2485};
2486static const unsigned int ssi_ctrl_mux[] = {
2487 SSI_SCK_MARK, SSI_WS_MARK,
2488};
2489
Marek Vasut5d7061f2024-09-11 23:09:38 +02002490/* - TPU -------------------------------------------------------------------- */
2491static const unsigned int tpu_to0_a_pins[] = {
2492 /* TPU0TO0_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002493 RCAR_GP_PIN(2, 8),
2494};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002495static const unsigned int tpu_to0_a_mux[] = {
2496 TPU0TO0_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002497};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002498static const unsigned int tpu_to1_a_pins[] = {
2499 /* TPU0TO1_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002500 RCAR_GP_PIN(2, 7),
2501};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002502static const unsigned int tpu_to1_a_mux[] = {
2503 TPU0TO1_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002504};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002505static const unsigned int tpu_to2_a_pins[] = {
2506 /* TPU0TO2_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002507 RCAR_GP_PIN(2, 12),
2508};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002509static const unsigned int tpu_to2_a_mux[] = {
2510 TPU0TO2_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002511};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002512static const unsigned int tpu_to3_a_pins[] = {
2513 /* TPU0TO3_A */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002514 RCAR_GP_PIN(2, 13),
2515};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002516static const unsigned int tpu_to3_a_mux[] = {
2517 TPU0TO3_A_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002518};
2519
Marek Vasut5d7061f2024-09-11 23:09:38 +02002520static const unsigned int tpu_to0_b_pins[] = {
2521 /* TPU0TO0_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002522 RCAR_GP_PIN(1, 25),
2523};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002524static const unsigned int tpu_to0_b_mux[] = {
2525 TPU0TO0_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002526};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002527static const unsigned int tpu_to1_b_pins[] = {
2528 /* TPU0TO1_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002529 RCAR_GP_PIN(1, 26),
2530};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002531static const unsigned int tpu_to1_b_mux[] = {
2532 TPU0TO1_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002533};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002534static const unsigned int tpu_to2_b_pins[] = {
2535 /* TPU0TO2_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002536 RCAR_GP_PIN(2, 0),
2537};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002538static const unsigned int tpu_to2_b_mux[] = {
2539 TPU0TO2_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002540};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002541static const unsigned int tpu_to3_b_pins[] = {
2542 /* TPU0TO3_B */
Hai Pham9a8aaa32023-02-28 22:37:03 +01002543 RCAR_GP_PIN(2, 1),
2544};
Marek Vasut5d7061f2024-09-11 23:09:38 +02002545static const unsigned int tpu_to3_b_mux[] = {
2546 TPU0TO3_B_MARK,
Hai Pham9a8aaa32023-02-28 22:37:03 +01002547};
2548
2549/* - TSN0 ------------------------------------------------ */
2550static const unsigned int tsn0_link_pins[] = {
2551 /* TSN0_LINK */
2552 RCAR_GP_PIN(4, 4),
2553};
2554static const unsigned int tsn0_link_mux[] = {
2555 TSN0_LINK_MARK,
2556};
2557static const unsigned int tsn0_phy_int_pins[] = {
2558 /* TSN0_PHY_INT */
2559 RCAR_GP_PIN(4, 3),
2560};
2561static const unsigned int tsn0_phy_int_mux[] = {
2562 TSN0_PHY_INT_MARK,
2563};
2564static const unsigned int tsn0_mdio_pins[] = {
2565 /* TSN0_MDC, TSN0_MDIO */
2566 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
2567};
2568static const unsigned int tsn0_mdio_mux[] = {
2569 TSN0_MDC_MARK, TSN0_MDIO_MARK,
2570};
2571static const unsigned int tsn0_rgmii_pins[] = {
2572 /*
2573 * TSN0_TX_CTL, TSN0_TXC, TSN0_TD0, TSN0_TD1, TSN0_TD2, TSN0_TD3,
2574 * TSN0_RX_CTL, TSN0_RXC, TSN0_RD0, TSN0_RD1, TSN0_RD2, TSN0_RD3,
2575 */
2576 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 12),
2577 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14),
2578 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
2579 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 11),
2580 RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 13),
2581 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
2582};
2583static const unsigned int tsn0_rgmii_mux[] = {
2584 TSN0_TX_CTL_MARK, TSN0_TXC_MARK,
2585 TSN0_TD0_MARK, TSN0_TD1_MARK,
2586 TSN0_TD2_MARK, TSN0_TD3_MARK,
2587 TSN0_RX_CTL_MARK, TSN0_RXC_MARK,
2588 TSN0_RD0_MARK, TSN0_RD1_MARK,
2589 TSN0_RD2_MARK, TSN0_RD3_MARK,
2590};
2591static const unsigned int tsn0_txcrefclk_pins[] = {
2592 /* TSN0_TXCREFCLK */
2593 RCAR_GP_PIN(4, 20),
2594};
2595static const unsigned int tsn0_txcrefclk_mux[] = {
2596 TSN0_TXCREFCLK_MARK,
2597};
2598static const unsigned int tsn0_avtp_pps_pins[] = {
2599 /* TSN0_AVTP_PPS0, TSN0_AVTP_PPS1 */
2600 RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 2),
2601};
2602static const unsigned int tsn0_avtp_pps_mux[] = {
2603 TSN0_AVTP_PPS0_MARK, TSN0_AVTP_PPS1_MARK,
2604};
2605static const unsigned int tsn0_avtp_capture_pins[] = {
2606 /* TSN0_AVTP_CAPTURE */
2607 RCAR_GP_PIN(4, 6),
2608};
2609static const unsigned int tsn0_avtp_capture_mux[] = {
2610 TSN0_AVTP_CAPTURE_MARK,
2611};
2612static const unsigned int tsn0_avtp_match_pins[] = {
2613 /* TSN0_AVTP_MATCH */
2614 RCAR_GP_PIN(4, 5),
2615};
2616static const unsigned int tsn0_avtp_match_mux[] = {
2617 TSN0_AVTP_MATCH_MARK,
2618};
2619
2620static const struct sh_pfc_pin_group pinmux_groups[] = {
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002621 SH_PFC_PIN_GROUP(audio_clkin),
2622 SH_PFC_PIN_GROUP(audio_clkout),
2623
Hai Pham9a8aaa32023-02-28 22:37:03 +01002624 SH_PFC_PIN_GROUP(avb0_link),
2625 SH_PFC_PIN_GROUP(avb0_magic),
2626 SH_PFC_PIN_GROUP(avb0_phy_int),
2627 SH_PFC_PIN_GROUP(avb0_mdio),
2628 SH_PFC_PIN_GROUP(avb0_rgmii),
2629 SH_PFC_PIN_GROUP(avb0_txcrefclk),
2630 SH_PFC_PIN_GROUP(avb0_avtp_pps),
2631 SH_PFC_PIN_GROUP(avb0_avtp_capture),
2632 SH_PFC_PIN_GROUP(avb0_avtp_match),
2633
2634 SH_PFC_PIN_GROUP(avb1_link),
2635 SH_PFC_PIN_GROUP(avb1_magic),
2636 SH_PFC_PIN_GROUP(avb1_phy_int),
2637 SH_PFC_PIN_GROUP(avb1_mdio),
2638 SH_PFC_PIN_GROUP(avb1_rgmii),
2639 SH_PFC_PIN_GROUP(avb1_txcrefclk),
2640 SH_PFC_PIN_GROUP(avb1_avtp_pps),
2641 SH_PFC_PIN_GROUP(avb1_avtp_capture),
2642 SH_PFC_PIN_GROUP(avb1_avtp_match),
2643
2644 SH_PFC_PIN_GROUP(avb2_link),
2645 SH_PFC_PIN_GROUP(avb2_magic),
2646 SH_PFC_PIN_GROUP(avb2_phy_int),
2647 SH_PFC_PIN_GROUP(avb2_mdio),
2648 SH_PFC_PIN_GROUP(avb2_rgmii),
2649 SH_PFC_PIN_GROUP(avb2_txcrefclk),
2650 SH_PFC_PIN_GROUP(avb2_avtp_pps),
2651 SH_PFC_PIN_GROUP(avb2_avtp_capture),
2652 SH_PFC_PIN_GROUP(avb2_avtp_match),
2653
2654 SH_PFC_PIN_GROUP(canfd0_data),
2655 SH_PFC_PIN_GROUP(canfd1_data),
2656 SH_PFC_PIN_GROUP(canfd2_data),
2657 SH_PFC_PIN_GROUP(canfd3_data),
2658 SH_PFC_PIN_GROUP(canfd4_data),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002659 SH_PFC_PIN_GROUP(canfd5_data_a),
2660 SH_PFC_PIN_GROUP(canfd5_data_b),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002661 SH_PFC_PIN_GROUP(canfd6_data),
2662 SH_PFC_PIN_GROUP(canfd7_data),
2663 SH_PFC_PIN_GROUP(can_clk),
2664
2665 SH_PFC_PIN_GROUP(hscif0_data),
2666 SH_PFC_PIN_GROUP(hscif0_clk),
2667 SH_PFC_PIN_GROUP(hscif0_ctrl),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002668 SH_PFC_PIN_GROUP(hscif1_data_a),
2669 SH_PFC_PIN_GROUP(hscif1_clk_a),
2670 SH_PFC_PIN_GROUP(hscif1_ctrl_a),
2671 SH_PFC_PIN_GROUP(hscif1_data_b),
2672 SH_PFC_PIN_GROUP(hscif1_clk_b),
2673 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002674 SH_PFC_PIN_GROUP(hscif2_data),
2675 SH_PFC_PIN_GROUP(hscif2_clk),
2676 SH_PFC_PIN_GROUP(hscif2_ctrl),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002677 SH_PFC_PIN_GROUP(hscif3_data_a),
2678 SH_PFC_PIN_GROUP(hscif3_clk_a),
2679 SH_PFC_PIN_GROUP(hscif3_ctrl_a),
2680 SH_PFC_PIN_GROUP(hscif3_data_b),
2681 SH_PFC_PIN_GROUP(hscif3_clk_b),
2682 SH_PFC_PIN_GROUP(hscif3_ctrl_b),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002683
2684 SH_PFC_PIN_GROUP(i2c0),
2685 SH_PFC_PIN_GROUP(i2c1),
2686 SH_PFC_PIN_GROUP(i2c2),
2687 SH_PFC_PIN_GROUP(i2c3),
2688 SH_PFC_PIN_GROUP(i2c4),
2689 SH_PFC_PIN_GROUP(i2c5),
2690
Marek Vasut5d7061f2024-09-11 23:09:38 +02002691 SH_PFC_PIN_GROUP(intc_ex_irq0_a),
2692 SH_PFC_PIN_GROUP(intc_ex_irq0_b),
2693 SH_PFC_PIN_GROUP(intc_ex_irq1_a),
2694 SH_PFC_PIN_GROUP(intc_ex_irq1_b),
2695 SH_PFC_PIN_GROUP(intc_ex_irq2_a),
2696 SH_PFC_PIN_GROUP(intc_ex_irq2_b),
2697 SH_PFC_PIN_GROUP(intc_ex_irq3_a),
2698 SH_PFC_PIN_GROUP(intc_ex_irq3_b),
2699 SH_PFC_PIN_GROUP(intc_ex_irq4_a),
2700 SH_PFC_PIN_GROUP(intc_ex_irq4_b),
2701 SH_PFC_PIN_GROUP(intc_ex_irq5),
2702
Hai Pham9a8aaa32023-02-28 22:37:03 +01002703 BUS_DATA_PIN_GROUP(mmc_data, 1),
2704 BUS_DATA_PIN_GROUP(mmc_data, 4),
2705 BUS_DATA_PIN_GROUP(mmc_data, 8),
2706 SH_PFC_PIN_GROUP(mmc_ctrl),
2707 SH_PFC_PIN_GROUP(mmc_cd),
2708 SH_PFC_PIN_GROUP(mmc_wp),
2709 SH_PFC_PIN_GROUP(mmc_ds),
2710
2711 SH_PFC_PIN_GROUP(msiof0_clk),
2712 SH_PFC_PIN_GROUP(msiof0_sync),
2713 SH_PFC_PIN_GROUP(msiof0_ss1),
2714 SH_PFC_PIN_GROUP(msiof0_ss2),
2715 SH_PFC_PIN_GROUP(msiof0_txd),
2716 SH_PFC_PIN_GROUP(msiof0_rxd),
2717
2718 SH_PFC_PIN_GROUP(msiof1_clk),
2719 SH_PFC_PIN_GROUP(msiof1_sync),
2720 SH_PFC_PIN_GROUP(msiof1_ss1),
2721 SH_PFC_PIN_GROUP(msiof1_ss2),
2722 SH_PFC_PIN_GROUP(msiof1_txd),
2723 SH_PFC_PIN_GROUP(msiof1_rxd),
2724
2725 SH_PFC_PIN_GROUP(msiof2_clk),
2726 SH_PFC_PIN_GROUP(msiof2_sync),
2727 SH_PFC_PIN_GROUP(msiof2_ss1),
2728 SH_PFC_PIN_GROUP(msiof2_ss2),
2729 SH_PFC_PIN_GROUP(msiof2_txd),
2730 SH_PFC_PIN_GROUP(msiof2_rxd),
2731
2732 SH_PFC_PIN_GROUP(msiof3_clk),
2733 SH_PFC_PIN_GROUP(msiof3_sync),
2734 SH_PFC_PIN_GROUP(msiof3_ss1),
2735 SH_PFC_PIN_GROUP(msiof3_ss2),
2736 SH_PFC_PIN_GROUP(msiof3_txd),
2737 SH_PFC_PIN_GROUP(msiof3_rxd),
2738
2739 SH_PFC_PIN_GROUP(msiof4_clk),
2740 SH_PFC_PIN_GROUP(msiof4_sync),
2741 SH_PFC_PIN_GROUP(msiof4_ss1),
2742 SH_PFC_PIN_GROUP(msiof4_ss2),
2743 SH_PFC_PIN_GROUP(msiof4_txd),
2744 SH_PFC_PIN_GROUP(msiof4_rxd),
2745
2746 SH_PFC_PIN_GROUP(msiof5_clk),
2747 SH_PFC_PIN_GROUP(msiof5_sync),
2748 SH_PFC_PIN_GROUP(msiof5_ss1),
2749 SH_PFC_PIN_GROUP(msiof5_ss2),
2750 SH_PFC_PIN_GROUP(msiof5_txd),
2751 SH_PFC_PIN_GROUP(msiof5_rxd),
2752
2753 SH_PFC_PIN_GROUP(pcie0_clkreq_n),
2754 SH_PFC_PIN_GROUP(pcie1_clkreq_n),
2755
Marek Vasut5d7061f2024-09-11 23:09:38 +02002756 SH_PFC_PIN_GROUP(pwm0),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002757 SH_PFC_PIN_GROUP(pwm1_a),
2758 SH_PFC_PIN_GROUP(pwm1_b),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002759 SH_PFC_PIN_GROUP(pwm2),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002760 SH_PFC_PIN_GROUP(pwm3_a),
2761 SH_PFC_PIN_GROUP(pwm3_b),
2762 SH_PFC_PIN_GROUP(pwm4),
2763 SH_PFC_PIN_GROUP(pwm5),
2764 SH_PFC_PIN_GROUP(pwm6),
2765 SH_PFC_PIN_GROUP(pwm7),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002766 SH_PFC_PIN_GROUP(pwm8),
2767 SH_PFC_PIN_GROUP(pwm9),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002768
2769 SH_PFC_PIN_GROUP(qspi0_ctrl),
2770 BUS_DATA_PIN_GROUP(qspi0_data, 2),
2771 BUS_DATA_PIN_GROUP(qspi0_data, 4),
2772 SH_PFC_PIN_GROUP(qspi1_ctrl),
2773 BUS_DATA_PIN_GROUP(qspi1_data, 2),
2774 BUS_DATA_PIN_GROUP(qspi1_data, 4),
2775
2776 SH_PFC_PIN_GROUP(scif0_data),
2777 SH_PFC_PIN_GROUP(scif0_clk),
2778 SH_PFC_PIN_GROUP(scif0_ctrl),
Marek Vasut5d7061f2024-09-11 23:09:38 +02002779 SH_PFC_PIN_GROUP(scif1_data_a),
2780 SH_PFC_PIN_GROUP(scif1_clk_a),
2781 SH_PFC_PIN_GROUP(scif1_ctrl_a),
2782 SH_PFC_PIN_GROUP(scif1_data_b),
2783 SH_PFC_PIN_GROUP(scif1_clk_b),
2784 SH_PFC_PIN_GROUP(scif1_ctrl_b),
2785 SH_PFC_PIN_GROUP(scif3_data_a),
2786 SH_PFC_PIN_GROUP(scif3_clk_a),
2787 SH_PFC_PIN_GROUP(scif3_ctrl_a),
2788 SH_PFC_PIN_GROUP(scif3_data_b),
2789 SH_PFC_PIN_GROUP(scif3_clk_b),
2790 SH_PFC_PIN_GROUP(scif3_ctrl_b),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002791 SH_PFC_PIN_GROUP(scif4_data),
2792 SH_PFC_PIN_GROUP(scif4_clk),
2793 SH_PFC_PIN_GROUP(scif4_ctrl),
2794 SH_PFC_PIN_GROUP(scif_clk),
Marek Vasut5a5b2a32024-06-19 00:54:20 +02002795 SH_PFC_PIN_GROUP(scif_clk2),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002796
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002797 SH_PFC_PIN_GROUP(ssi_data),
2798 SH_PFC_PIN_GROUP(ssi_ctrl),
2799
Marek Vasut5d7061f2024-09-11 23:09:38 +02002800 SH_PFC_PIN_GROUP(tpu_to0_a),
2801 SH_PFC_PIN_GROUP(tpu_to0_b),
2802 SH_PFC_PIN_GROUP(tpu_to1_a),
2803 SH_PFC_PIN_GROUP(tpu_to1_b),
2804 SH_PFC_PIN_GROUP(tpu_to2_a),
2805 SH_PFC_PIN_GROUP(tpu_to2_b),
2806 SH_PFC_PIN_GROUP(tpu_to3_a),
2807 SH_PFC_PIN_GROUP(tpu_to3_b),
Hai Pham9a8aaa32023-02-28 22:37:03 +01002808
2809 SH_PFC_PIN_GROUP(tsn0_link),
2810 SH_PFC_PIN_GROUP(tsn0_phy_int),
2811 SH_PFC_PIN_GROUP(tsn0_mdio),
2812 SH_PFC_PIN_GROUP(tsn0_rgmii),
2813 SH_PFC_PIN_GROUP(tsn0_txcrefclk),
2814 SH_PFC_PIN_GROUP(tsn0_avtp_pps),
2815 SH_PFC_PIN_GROUP(tsn0_avtp_capture),
2816 SH_PFC_PIN_GROUP(tsn0_avtp_match),
2817};
2818
Marek Vasut8f07e8a2023-09-17 16:08:49 +02002819static const char * const audio_clk_groups[] = {
2820 "audio_clkin",
2821 "audio_clkout",
2822};
2823
Hai Pham9a8aaa32023-02-28 22:37:03 +01002824static const char * const avb0_groups[] = {
2825 "avb0_link",
2826 "avb0_magic",
2827 "avb0_phy_int",
2828 "avb0_mdio",
2829 "avb0_rgmii",
2830 "avb0_txcrefclk",
2831 "avb0_avtp_pps",
2832 "avb0_avtp_capture",
2833 "avb0_avtp_match",
2834};
2835
2836static const char * const avb1_groups[] = {
2837 "avb1_link",
2838 "avb1_magic",
2839 "avb1_phy_int",
2840 "avb1_mdio",
2841 "avb1_rgmii",
2842 "avb1_txcrefclk",
2843 "avb1_avtp_pps",
2844 "avb1_avtp_capture",
2845 "avb1_avtp_match",
2846};
2847
2848static const char * const avb2_groups[] = {
2849 "avb2_link",
2850 "avb2_magic",
2851 "avb2_phy_int",
2852 "avb2_mdio",
2853 "avb2_rgmii",
2854 "avb2_txcrefclk",
2855 "avb2_avtp_pps",
2856 "avb2_avtp_capture",
2857 "avb2_avtp_match",
2858};
2859
2860static const char * const canfd0_groups[] = {
2861 "canfd0_data",
2862};
2863
2864static const char * const canfd1_groups[] = {
2865 "canfd1_data",
2866};
2867
2868static const char * const canfd2_groups[] = {
2869 "canfd2_data",
2870};
2871
2872static const char * const canfd3_groups[] = {
2873 "canfd3_data",
2874};
2875
2876static const char * const canfd4_groups[] = {
2877 "canfd4_data",
2878};
2879
2880static const char * const canfd5_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02002881 "canfd5_data_a",
Hai Pham9a8aaa32023-02-28 22:37:03 +01002882 "canfd5_data_b",
2883};
2884
2885static const char * const canfd6_groups[] = {
2886 "canfd6_data",
2887};
2888
2889static const char * const canfd7_groups[] = {
2890 "canfd7_data",
2891};
2892
2893static const char * const can_clk_groups[] = {
2894 "can_clk",
2895};
2896
2897static const char * const hscif0_groups[] = {
2898 "hscif0_data",
2899 "hscif0_clk",
2900 "hscif0_ctrl",
2901};
2902
2903static const char * const hscif1_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02002904 "hscif1_data_a",
2905 "hscif1_clk_a",
2906 "hscif1_ctrl_a",
2907 "hscif1_data_b",
2908 "hscif1_clk_b",
2909 "hscif1_ctrl_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01002910};
2911
2912static const char * const hscif2_groups[] = {
2913 "hscif2_data",
2914 "hscif2_clk",
2915 "hscif2_ctrl",
2916};
2917
2918static const char * const hscif3_groups[] = {
Hai Pham9a8aaa32023-02-28 22:37:03 +01002919 "hscif3_data_a",
2920 "hscif3_clk_a",
2921 "hscif3_ctrl_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02002922 "hscif3_data_b",
2923 "hscif3_clk_b",
2924 "hscif3_ctrl_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01002925};
2926
2927static const char * const i2c0_groups[] = {
2928 "i2c0",
2929};
2930
2931static const char * const i2c1_groups[] = {
2932 "i2c1",
2933};
2934
2935static const char * const i2c2_groups[] = {
2936 "i2c2",
2937};
2938
2939static const char * const i2c3_groups[] = {
2940 "i2c3",
2941};
2942
2943static const char * const i2c4_groups[] = {
2944 "i2c4",
2945};
2946
2947static const char * const i2c5_groups[] = {
2948 "i2c5",
2949};
2950
Marek Vasut5d7061f2024-09-11 23:09:38 +02002951static const char * const intc_ex_groups[] = {
2952 "intc_ex_irq0_a",
2953 "intc_ex_irq0_b",
2954 "intc_ex_irq1_a",
2955 "intc_ex_irq1_b",
2956 "intc_ex_irq2_a",
2957 "intc_ex_irq2_b",
2958 "intc_ex_irq3_a",
2959 "intc_ex_irq3_b",
2960 "intc_ex_irq4_a",
2961 "intc_ex_irq4_b",
2962 "intc_ex_irq5",
2963};
2964
Hai Pham9a8aaa32023-02-28 22:37:03 +01002965static const char * const mmc_groups[] = {
2966 "mmc_data1",
2967 "mmc_data4",
2968 "mmc_data8",
2969 "mmc_ctrl",
2970 "mmc_cd",
2971 "mmc_wp",
2972 "mmc_ds",
2973};
2974
2975static const char * const msiof0_groups[] = {
2976 "msiof0_clk",
2977 "msiof0_sync",
2978 "msiof0_ss1",
2979 "msiof0_ss2",
2980 "msiof0_txd",
2981 "msiof0_rxd",
2982};
2983
2984static const char * const msiof1_groups[] = {
2985 "msiof1_clk",
2986 "msiof1_sync",
2987 "msiof1_ss1",
2988 "msiof1_ss2",
2989 "msiof1_txd",
2990 "msiof1_rxd",
2991};
2992
2993static const char * const msiof2_groups[] = {
2994 "msiof2_clk",
2995 "msiof2_sync",
2996 "msiof2_ss1",
2997 "msiof2_ss2",
2998 "msiof2_txd",
2999 "msiof2_rxd",
3000};
3001
3002static const char * const msiof3_groups[] = {
3003 "msiof3_clk",
3004 "msiof3_sync",
3005 "msiof3_ss1",
3006 "msiof3_ss2",
3007 "msiof3_txd",
3008 "msiof3_rxd",
3009};
3010
3011static const char * const msiof4_groups[] = {
3012 "msiof4_clk",
3013 "msiof4_sync",
3014 "msiof4_ss1",
3015 "msiof4_ss2",
3016 "msiof4_txd",
3017 "msiof4_rxd",
3018};
3019
3020static const char * const msiof5_groups[] = {
3021 "msiof5_clk",
3022 "msiof5_sync",
3023 "msiof5_ss1",
3024 "msiof5_ss2",
3025 "msiof5_txd",
3026 "msiof5_rxd",
3027};
3028
3029static const char * const pcie_groups[] = {
3030 "pcie0_clkreq_n",
3031 "pcie1_clkreq_n",
3032};
3033
3034static const char * const pwm0_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02003035 "pwm0",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003036};
3037
3038static const char * const pwm1_groups[] = {
3039 "pwm1_a",
3040 "pwm1_b",
3041};
3042
3043static const char * const pwm2_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02003044 "pwm2",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003045};
3046
3047static const char * const pwm3_groups[] = {
3048 "pwm3_a",
3049 "pwm3_b",
3050};
3051
3052static const char * const pwm4_groups[] = {
3053 "pwm4",
3054};
3055
3056static const char * const pwm5_groups[] = {
3057 "pwm5",
3058};
3059
3060static const char * const pwm6_groups[] = {
3061 "pwm6",
3062};
3063
3064static const char * const pwm7_groups[] = {
3065 "pwm7",
3066};
3067
3068static const char * const pwm8_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02003069 "pwm8",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003070};
3071
3072static const char * const pwm9_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02003073 "pwm9",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003074};
3075
3076static const char * const qspi0_groups[] = {
3077 "qspi0_ctrl",
3078 "qspi0_data2",
3079 "qspi0_data4",
3080};
3081
3082static const char * const qspi1_groups[] = {
3083 "qspi1_ctrl",
3084 "qspi1_data2",
3085 "qspi1_data4",
3086};
3087
3088static const char * const scif0_groups[] = {
3089 "scif0_data",
3090 "scif0_clk",
3091 "scif0_ctrl",
3092};
3093
3094static const char * const scif1_groups[] = {
Marek Vasut5d7061f2024-09-11 23:09:38 +02003095 "scif1_data_a",
3096 "scif1_clk_a",
3097 "scif1_ctrl_a",
3098 "scif1_data_b",
3099 "scif1_clk_b",
3100 "scif1_ctrl_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003101};
3102
3103static const char * const scif3_groups[] = {
Hai Pham9a8aaa32023-02-28 22:37:03 +01003104 "scif3_data_a",
3105 "scif3_clk_a",
3106 "scif3_ctrl_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02003107 "scif3_data_b",
3108 "scif3_clk_b",
3109 "scif3_ctrl_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003110};
3111
3112static const char * const scif4_groups[] = {
3113 "scif4_data",
3114 "scif4_clk",
3115 "scif4_ctrl",
3116};
3117
3118static const char * const scif_clk_groups[] = {
3119 "scif_clk",
3120};
3121
Marek Vasut5a5b2a32024-06-19 00:54:20 +02003122static const char * const scif_clk2_groups[] = {
3123 "scif_clk2",
3124};
3125
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003126static const char * const ssi_groups[] = {
3127 "ssi_data",
3128 "ssi_ctrl",
3129};
3130
Hai Pham9a8aaa32023-02-28 22:37:03 +01003131static const char * const tpu_groups[] = {
Hai Pham9a8aaa32023-02-28 22:37:03 +01003132 "tpu_to0_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02003133 "tpu_to0_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003134 "tpu_to1_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02003135 "tpu_to1_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003136 "tpu_to2_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02003137 "tpu_to2_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003138 "tpu_to3_a",
Marek Vasut5d7061f2024-09-11 23:09:38 +02003139 "tpu_to3_b",
Hai Pham9a8aaa32023-02-28 22:37:03 +01003140};
3141
3142static const char * const tsn0_groups[] = {
3143 "tsn0_link",
3144 "tsn0_phy_int",
3145 "tsn0_mdio",
3146 "tsn0_rgmii",
3147 "tsn0_txcrefclk",
3148 "tsn0_avtp_pps",
3149 "tsn0_avtp_capture",
3150 "tsn0_avtp_match",
3151};
3152
3153static const struct sh_pfc_function pinmux_functions[] = {
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003154 SH_PFC_FUNCTION(audio_clk),
3155
Hai Pham9a8aaa32023-02-28 22:37:03 +01003156 SH_PFC_FUNCTION(avb0),
3157 SH_PFC_FUNCTION(avb1),
3158 SH_PFC_FUNCTION(avb2),
3159
3160 SH_PFC_FUNCTION(canfd0),
3161 SH_PFC_FUNCTION(canfd1),
3162 SH_PFC_FUNCTION(canfd2),
3163 SH_PFC_FUNCTION(canfd3),
3164 SH_PFC_FUNCTION(canfd4),
3165 SH_PFC_FUNCTION(canfd5),
3166 SH_PFC_FUNCTION(canfd6),
3167 SH_PFC_FUNCTION(canfd7),
3168 SH_PFC_FUNCTION(can_clk),
3169
3170 SH_PFC_FUNCTION(hscif0),
3171 SH_PFC_FUNCTION(hscif1),
3172 SH_PFC_FUNCTION(hscif2),
3173 SH_PFC_FUNCTION(hscif3),
3174
3175 SH_PFC_FUNCTION(i2c0),
3176 SH_PFC_FUNCTION(i2c1),
3177 SH_PFC_FUNCTION(i2c2),
3178 SH_PFC_FUNCTION(i2c3),
3179 SH_PFC_FUNCTION(i2c4),
3180 SH_PFC_FUNCTION(i2c5),
3181
Marek Vasut5d7061f2024-09-11 23:09:38 +02003182 SH_PFC_FUNCTION(intc_ex),
3183
Hai Pham9a8aaa32023-02-28 22:37:03 +01003184 SH_PFC_FUNCTION(mmc),
3185
3186 SH_PFC_FUNCTION(msiof0),
3187 SH_PFC_FUNCTION(msiof1),
3188 SH_PFC_FUNCTION(msiof2),
3189 SH_PFC_FUNCTION(msiof3),
3190 SH_PFC_FUNCTION(msiof4),
3191 SH_PFC_FUNCTION(msiof5),
3192
3193 SH_PFC_FUNCTION(pcie),
3194
3195 SH_PFC_FUNCTION(pwm0),
3196 SH_PFC_FUNCTION(pwm1),
3197 SH_PFC_FUNCTION(pwm2),
3198 SH_PFC_FUNCTION(pwm3),
3199 SH_PFC_FUNCTION(pwm4),
3200 SH_PFC_FUNCTION(pwm5),
3201 SH_PFC_FUNCTION(pwm6),
3202 SH_PFC_FUNCTION(pwm7),
3203 SH_PFC_FUNCTION(pwm8),
3204 SH_PFC_FUNCTION(pwm9),
3205
3206 SH_PFC_FUNCTION(qspi0),
3207 SH_PFC_FUNCTION(qspi1),
3208
3209 SH_PFC_FUNCTION(scif0),
3210 SH_PFC_FUNCTION(scif1),
3211 SH_PFC_FUNCTION(scif3),
3212 SH_PFC_FUNCTION(scif4),
3213 SH_PFC_FUNCTION(scif_clk),
Marek Vasut5a5b2a32024-06-19 00:54:20 +02003214 SH_PFC_FUNCTION(scif_clk2),
Hai Pham9a8aaa32023-02-28 22:37:03 +01003215
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003216 SH_PFC_FUNCTION(ssi),
3217
Hai Pham9a8aaa32023-02-28 22:37:03 +01003218 SH_PFC_FUNCTION(tpu),
3219
3220 SH_PFC_FUNCTION(tsn0),
3221};
3222
3223static const struct pinmux_cfg_reg pinmux_config_regs[] = {
3224#define F_(x, y) FN_##y
3225#define FM(x) FN_##x
3226 { PINMUX_CFG_REG_VAR("GPSR0", 0xE6050040, 32,
3227 GROUP(-13, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3228 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3229 GROUP(
3230 /* GP0_31_19 RESERVED */
3231 GP_0_18_FN, GPSR0_18,
3232 GP_0_17_FN, GPSR0_17,
3233 GP_0_16_FN, GPSR0_16,
3234 GP_0_15_FN, GPSR0_15,
3235 GP_0_14_FN, GPSR0_14,
3236 GP_0_13_FN, GPSR0_13,
3237 GP_0_12_FN, GPSR0_12,
3238 GP_0_11_FN, GPSR0_11,
3239 GP_0_10_FN, GPSR0_10,
3240 GP_0_9_FN, GPSR0_9,
3241 GP_0_8_FN, GPSR0_8,
3242 GP_0_7_FN, GPSR0_7,
3243 GP_0_6_FN, GPSR0_6,
3244 GP_0_5_FN, GPSR0_5,
3245 GP_0_4_FN, GPSR0_4,
3246 GP_0_3_FN, GPSR0_3,
3247 GP_0_2_FN, GPSR0_2,
3248 GP_0_1_FN, GPSR0_1,
3249 GP_0_0_FN, GPSR0_0, ))
3250 },
3251 { PINMUX_CFG_REG("GPSR1", 0xE6050840, 32, 1, GROUP(
3252 0, 0,
3253 0, 0,
3254 0, 0,
3255 GP_1_28_FN, GPSR1_28,
3256 GP_1_27_FN, GPSR1_27,
3257 GP_1_26_FN, GPSR1_26,
3258 GP_1_25_FN, GPSR1_25,
3259 GP_1_24_FN, GPSR1_24,
3260 GP_1_23_FN, GPSR1_23,
3261 GP_1_22_FN, GPSR1_22,
3262 GP_1_21_FN, GPSR1_21,
3263 GP_1_20_FN, GPSR1_20,
3264 GP_1_19_FN, GPSR1_19,
3265 GP_1_18_FN, GPSR1_18,
3266 GP_1_17_FN, GPSR1_17,
3267 GP_1_16_FN, GPSR1_16,
3268 GP_1_15_FN, GPSR1_15,
3269 GP_1_14_FN, GPSR1_14,
3270 GP_1_13_FN, GPSR1_13,
3271 GP_1_12_FN, GPSR1_12,
3272 GP_1_11_FN, GPSR1_11,
3273 GP_1_10_FN, GPSR1_10,
3274 GP_1_9_FN, GPSR1_9,
3275 GP_1_8_FN, GPSR1_8,
3276 GP_1_7_FN, GPSR1_7,
3277 GP_1_6_FN, GPSR1_6,
3278 GP_1_5_FN, GPSR1_5,
3279 GP_1_4_FN, GPSR1_4,
3280 GP_1_3_FN, GPSR1_3,
3281 GP_1_2_FN, GPSR1_2,
3282 GP_1_1_FN, GPSR1_1,
3283 GP_1_0_FN, GPSR1_0, ))
3284 },
3285 { PINMUX_CFG_REG_VAR("GPSR2", 0xE6058040, 32,
3286 GROUP(-12, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3287 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3288 GROUP(
3289 /* GP2_31_20 RESERVED */
3290 GP_2_19_FN, GPSR2_19,
3291 GP_2_18_FN, GPSR2_18,
3292 GP_2_17_FN, GPSR2_17,
3293 GP_2_16_FN, GPSR2_16,
3294 GP_2_15_FN, GPSR2_15,
3295 GP_2_14_FN, GPSR2_14,
3296 GP_2_13_FN, GPSR2_13,
3297 GP_2_12_FN, GPSR2_12,
3298 GP_2_11_FN, GPSR2_11,
3299 GP_2_10_FN, GPSR2_10,
3300 GP_2_9_FN, GPSR2_9,
3301 GP_2_8_FN, GPSR2_8,
3302 GP_2_7_FN, GPSR2_7,
3303 GP_2_6_FN, GPSR2_6,
3304 GP_2_5_FN, GPSR2_5,
3305 GP_2_4_FN, GPSR2_4,
3306 GP_2_3_FN, GPSR2_3,
3307 GP_2_2_FN, GPSR2_2,
3308 GP_2_1_FN, GPSR2_1,
3309 GP_2_0_FN, GPSR2_0, ))
3310 },
3311 { PINMUX_CFG_REG("GPSR3", 0xE6058840, 32, 1, GROUP(
3312 0, 0,
3313 0, 0,
3314 GP_3_29_FN, GPSR3_29,
3315 GP_3_28_FN, GPSR3_28,
3316 GP_3_27_FN, GPSR3_27,
3317 GP_3_26_FN, GPSR3_26,
3318 GP_3_25_FN, GPSR3_25,
3319 GP_3_24_FN, GPSR3_24,
3320 GP_3_23_FN, GPSR3_23,
3321 GP_3_22_FN, GPSR3_22,
3322 GP_3_21_FN, GPSR3_21,
3323 GP_3_20_FN, GPSR3_20,
3324 GP_3_19_FN, GPSR3_19,
3325 GP_3_18_FN, GPSR3_18,
3326 GP_3_17_FN, GPSR3_17,
3327 GP_3_16_FN, GPSR3_16,
3328 GP_3_15_FN, GPSR3_15,
3329 GP_3_14_FN, GPSR3_14,
3330 GP_3_13_FN, GPSR3_13,
3331 GP_3_12_FN, GPSR3_12,
3332 GP_3_11_FN, GPSR3_11,
3333 GP_3_10_FN, GPSR3_10,
3334 GP_3_9_FN, GPSR3_9,
3335 GP_3_8_FN, GPSR3_8,
3336 GP_3_7_FN, GPSR3_7,
3337 GP_3_6_FN, GPSR3_6,
3338 GP_3_5_FN, GPSR3_5,
3339 GP_3_4_FN, GPSR3_4,
3340 GP_3_3_FN, GPSR3_3,
3341 GP_3_2_FN, GPSR3_2,
3342 GP_3_1_FN, GPSR3_1,
3343 GP_3_0_FN, GPSR3_0, ))
3344 },
3345 { PINMUX_CFG_REG("GPSR4", 0xE6060040, 32, 1, GROUP(
3346 0, 0,
3347 0, 0,
3348 0, 0,
3349 0, 0,
3350 0, 0,
3351 0, 0,
3352 0, 0,
3353 GP_4_24_FN, GPSR4_24,
3354 GP_4_23_FN, GPSR4_23,
3355 GP_4_22_FN, GPSR4_22,
3356 GP_4_21_FN, GPSR4_21,
3357 GP_4_20_FN, GPSR4_20,
3358 GP_4_19_FN, GPSR4_19,
3359 GP_4_18_FN, GPSR4_18,
3360 GP_4_17_FN, GPSR4_17,
3361 GP_4_16_FN, GPSR4_16,
3362 GP_4_15_FN, GPSR4_15,
3363 GP_4_14_FN, GPSR4_14,
3364 GP_4_13_FN, GPSR4_13,
3365 GP_4_12_FN, GPSR4_12,
3366 GP_4_11_FN, GPSR4_11,
3367 GP_4_10_FN, GPSR4_10,
3368 GP_4_9_FN, GPSR4_9,
3369 GP_4_8_FN, GPSR4_8,
3370 GP_4_7_FN, GPSR4_7,
3371 GP_4_6_FN, GPSR4_6,
3372 GP_4_5_FN, GPSR4_5,
3373 GP_4_4_FN, GPSR4_4,
3374 GP_4_3_FN, GPSR4_3,
3375 GP_4_2_FN, GPSR4_2,
3376 GP_4_1_FN, GPSR4_1,
3377 GP_4_0_FN, GPSR4_0, ))
3378 },
3379 { PINMUX_CFG_REG_VAR("GPSR5", 0xE6060840, 32,
3380 GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3381 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3382 GROUP(
3383 /* GP5_31_21 RESERVED */
3384 GP_5_20_FN, GPSR5_20,
3385 GP_5_19_FN, GPSR5_19,
3386 GP_5_18_FN, GPSR5_18,
3387 GP_5_17_FN, GPSR5_17,
3388 GP_5_16_FN, GPSR5_16,
3389 GP_5_15_FN, GPSR5_15,
3390 GP_5_14_FN, GPSR5_14,
3391 GP_5_13_FN, GPSR5_13,
3392 GP_5_12_FN, GPSR5_12,
3393 GP_5_11_FN, GPSR5_11,
3394 GP_5_10_FN, GPSR5_10,
3395 GP_5_9_FN, GPSR5_9,
3396 GP_5_8_FN, GPSR5_8,
3397 GP_5_7_FN, GPSR5_7,
3398 GP_5_6_FN, GPSR5_6,
3399 GP_5_5_FN, GPSR5_5,
3400 GP_5_4_FN, GPSR5_4,
3401 GP_5_3_FN, GPSR5_3,
3402 GP_5_2_FN, GPSR5_2,
3403 GP_5_1_FN, GPSR5_1,
3404 GP_5_0_FN, GPSR5_0, ))
3405 },
3406 { PINMUX_CFG_REG_VAR("GPSR6", 0xE6061040, 32,
3407 GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3408 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3409 GROUP(
3410 /* GP6_31_21 RESERVED */
3411 GP_6_20_FN, GPSR6_20,
3412 GP_6_19_FN, GPSR6_19,
3413 GP_6_18_FN, GPSR6_18,
3414 GP_6_17_FN, GPSR6_17,
3415 GP_6_16_FN, GPSR6_16,
3416 GP_6_15_FN, GPSR6_15,
3417 GP_6_14_FN, GPSR6_14,
3418 GP_6_13_FN, GPSR6_13,
3419 GP_6_12_FN, GPSR6_12,
3420 GP_6_11_FN, GPSR6_11,
3421 GP_6_10_FN, GPSR6_10,
3422 GP_6_9_FN, GPSR6_9,
3423 GP_6_8_FN, GPSR6_8,
3424 GP_6_7_FN, GPSR6_7,
3425 GP_6_6_FN, GPSR6_6,
3426 GP_6_5_FN, GPSR6_5,
3427 GP_6_4_FN, GPSR6_4,
3428 GP_6_3_FN, GPSR6_3,
3429 GP_6_2_FN, GPSR6_2,
3430 GP_6_1_FN, GPSR6_1,
3431 GP_6_0_FN, GPSR6_0, ))
3432 },
3433 { PINMUX_CFG_REG_VAR("GPSR7", 0xE6061840, 32,
3434 GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3435 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3436 GROUP(
3437 /* GP7_31_21 RESERVED */
3438 GP_7_20_FN, GPSR7_20,
3439 GP_7_19_FN, GPSR7_19,
3440 GP_7_18_FN, GPSR7_18,
3441 GP_7_17_FN, GPSR7_17,
3442 GP_7_16_FN, GPSR7_16,
3443 GP_7_15_FN, GPSR7_15,
3444 GP_7_14_FN, GPSR7_14,
3445 GP_7_13_FN, GPSR7_13,
3446 GP_7_12_FN, GPSR7_12,
3447 GP_7_11_FN, GPSR7_11,
3448 GP_7_10_FN, GPSR7_10,
3449 GP_7_9_FN, GPSR7_9,
3450 GP_7_8_FN, GPSR7_8,
3451 GP_7_7_FN, GPSR7_7,
3452 GP_7_6_FN, GPSR7_6,
3453 GP_7_5_FN, GPSR7_5,
3454 GP_7_4_FN, GPSR7_4,
3455 GP_7_3_FN, GPSR7_3,
3456 GP_7_2_FN, GPSR7_2,
3457 GP_7_1_FN, GPSR7_1,
3458 GP_7_0_FN, GPSR7_0, ))
3459 },
3460 { PINMUX_CFG_REG_VAR("GPSR8", 0xE6068040, 32,
3461 GROUP(-18, 1, 1, 1, 1,
3462 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3463 GROUP(
3464 /* GP8_31_14 RESERVED */
3465 GP_8_13_FN, GPSR8_13,
3466 GP_8_12_FN, GPSR8_12,
3467 GP_8_11_FN, GPSR8_11,
3468 GP_8_10_FN, GPSR8_10,
3469 GP_8_9_FN, GPSR8_9,
3470 GP_8_8_FN, GPSR8_8,
3471 GP_8_7_FN, GPSR8_7,
3472 GP_8_6_FN, GPSR8_6,
3473 GP_8_5_FN, GPSR8_5,
3474 GP_8_4_FN, GPSR8_4,
3475 GP_8_3_FN, GPSR8_3,
3476 GP_8_2_FN, GPSR8_2,
3477 GP_8_1_FN, GPSR8_1,
3478 GP_8_0_FN, GPSR8_0, ))
3479 },
3480#undef F_
3481#undef FM
3482
3483#define F_(x, y) x,
3484#define FM(x) FN_##x,
3485 { PINMUX_CFG_REG("IP0SR0", 0xE6050060, 32, 4, GROUP(
3486 IP0SR0_31_28
3487 IP0SR0_27_24
3488 IP0SR0_23_20
3489 IP0SR0_19_16
3490 IP0SR0_15_12
3491 IP0SR0_11_8
3492 IP0SR0_7_4
3493 IP0SR0_3_0))
3494 },
3495 { PINMUX_CFG_REG("IP1SR0", 0xE6050064, 32, 4, GROUP(
3496 IP1SR0_31_28
3497 IP1SR0_27_24
3498 IP1SR0_23_20
3499 IP1SR0_19_16
3500 IP1SR0_15_12
3501 IP1SR0_11_8
3502 IP1SR0_7_4
3503 IP1SR0_3_0))
3504 },
3505 { PINMUX_CFG_REG_VAR("IP2SR0", 0xE6050068, 32,
3506 GROUP(-20, 4, 4, 4),
3507 GROUP(
3508 /* IP2SR0_31_12 RESERVED */
3509 IP2SR0_11_8
3510 IP2SR0_7_4
3511 IP2SR0_3_0))
3512 },
3513 { PINMUX_CFG_REG("IP0SR1", 0xE6050860, 32, 4, GROUP(
3514 IP0SR1_31_28
3515 IP0SR1_27_24
3516 IP0SR1_23_20
3517 IP0SR1_19_16
3518 IP0SR1_15_12
3519 IP0SR1_11_8
3520 IP0SR1_7_4
3521 IP0SR1_3_0))
3522 },
3523 { PINMUX_CFG_REG("IP1SR1", 0xE6050864, 32, 4, GROUP(
3524 IP1SR1_31_28
3525 IP1SR1_27_24
3526 IP1SR1_23_20
3527 IP1SR1_19_16
3528 IP1SR1_15_12
3529 IP1SR1_11_8
3530 IP1SR1_7_4
3531 IP1SR1_3_0))
3532 },
3533 { PINMUX_CFG_REG("IP2SR1", 0xE6050868, 32, 4, GROUP(
3534 IP2SR1_31_28
3535 IP2SR1_27_24
3536 IP2SR1_23_20
3537 IP2SR1_19_16
3538 IP2SR1_15_12
3539 IP2SR1_11_8
3540 IP2SR1_7_4
3541 IP2SR1_3_0))
3542 },
3543 { PINMUX_CFG_REG_VAR("IP3SR1", 0xE605086C, 32,
3544 GROUP(-12, 4, 4, 4, 4, 4),
3545 GROUP(
3546 /* IP3SR1_31_20 RESERVED */
3547 IP3SR1_19_16
3548 IP3SR1_15_12
3549 IP3SR1_11_8
3550 IP3SR1_7_4
3551 IP3SR1_3_0))
3552 },
3553 { PINMUX_CFG_REG("IP0SR2", 0xE6058060, 32, 4, GROUP(
3554 IP0SR2_31_28
3555 IP0SR2_27_24
3556 IP0SR2_23_20
3557 IP0SR2_19_16
3558 IP0SR2_15_12
3559 IP0SR2_11_8
3560 IP0SR2_7_4
3561 IP0SR2_3_0))
3562 },
3563 { PINMUX_CFG_REG("IP1SR2", 0xE6058064, 32, 4, GROUP(
3564 IP1SR2_31_28
3565 IP1SR2_27_24
3566 IP1SR2_23_20
3567 IP1SR2_19_16
3568 IP1SR2_15_12
3569 IP1SR2_11_8
3570 IP1SR2_7_4
3571 IP1SR2_3_0))
3572 },
3573 { PINMUX_CFG_REG_VAR("IP2SR2", 0xE6058068, 32,
3574 GROUP(-16, 4, 4, 4, 4),
3575 GROUP(
3576 /* IP2SR2_31_16 RESERVED */
3577 IP2SR2_15_12
3578 IP2SR2_11_8
3579 IP2SR2_7_4
3580 IP2SR2_3_0))
3581 },
3582 { PINMUX_CFG_REG("IP0SR3", 0xE6058860, 32, 4, GROUP(
3583 IP0SR3_31_28
3584 IP0SR3_27_24
3585 IP0SR3_23_20
3586 IP0SR3_19_16
3587 IP0SR3_15_12
3588 IP0SR3_11_8
3589 IP0SR3_7_4
3590 IP0SR3_3_0))
3591 },
3592 { PINMUX_CFG_REG("IP1SR3", 0xE6058864, 32, 4, GROUP(
3593 IP1SR3_31_28
3594 IP1SR3_27_24
3595 IP1SR3_23_20
3596 IP1SR3_19_16
3597 IP1SR3_15_12
3598 IP1SR3_11_8
3599 IP1SR3_7_4
3600 IP1SR3_3_0))
3601 },
3602 { PINMUX_CFG_REG("IP2SR3", 0xE6058868, 32, 4, GROUP(
3603 IP2SR3_31_28
3604 IP2SR3_27_24
3605 IP2SR3_23_20
3606 IP2SR3_19_16
3607 IP2SR3_15_12
3608 IP2SR3_11_8
3609 IP2SR3_7_4
3610 IP2SR3_3_0))
3611 },
3612 { PINMUX_CFG_REG_VAR("IP3SR3", 0xE605886C, 32,
3613 GROUP(-8, 4, 4, 4, 4, 4, 4),
3614 GROUP(
3615 /* IP3SR3_31_24 RESERVED */
3616 IP3SR3_23_20
3617 IP3SR3_19_16
3618 IP3SR3_15_12
3619 IP3SR3_11_8
3620 IP3SR3_7_4
3621 IP3SR3_3_0))
3622 },
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003623 { PINMUX_CFG_REG_VAR("IP0SR4", 0xE6060060, 32,
3624 GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3625 GROUP(
3626 IP0SR4_31_28
3627 IP0SR4_27_24
3628 IP0SR4_23_20
3629 IP0SR4_19_16
3630 IP0SR4_15_12
3631 IP0SR4_11_8
3632 IP0SR4_7_4
3633 IP0SR4_3_0))
3634 },
3635 { PINMUX_CFG_REG_VAR("IP1SR4", 0xE6060064, 32,
3636 GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3637 GROUP(
3638 IP1SR4_31_28
3639 IP1SR4_27_24
3640 IP1SR4_23_20
3641 IP1SR4_19_16
3642 IP1SR4_15_12
3643 IP1SR4_11_8
3644 IP1SR4_7_4
3645 IP1SR4_3_0))
3646 },
3647 { PINMUX_CFG_REG_VAR("IP2SR4", 0xE6060068, 32,
3648 GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3649 GROUP(
3650 IP2SR4_31_28
3651 IP2SR4_27_24
3652 IP2SR4_23_20
3653 IP2SR4_19_16
3654 IP2SR4_15_12
3655 IP2SR4_11_8
3656 IP2SR4_7_4
3657 IP2SR4_3_0))
3658 },
3659 { PINMUX_CFG_REG_VAR("IP3SR4", 0xE606006C, 32,
3660 GROUP(-28, 4),
3661 GROUP(
3662 /* IP3SR4_31_4 RESERVED */
3663 IP3SR4_3_0))
3664 },
3665 { PINMUX_CFG_REG_VAR("IP0SR5", 0xE6060860, 32,
3666 GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3667 GROUP(
3668 IP0SR5_31_28
3669 IP0SR5_27_24
3670 IP0SR5_23_20
3671 IP0SR5_19_16
3672 IP0SR5_15_12
3673 IP0SR5_11_8
3674 IP0SR5_7_4
3675 IP0SR5_3_0))
3676 },
3677 { PINMUX_CFG_REG_VAR("IP1SR5", 0xE6060864, 32,
3678 GROUP(4, 4, 4, 4, 4, 4, 4, 4),
3679 GROUP(
3680 IP1SR5_31_28
3681 IP1SR5_27_24
3682 IP1SR5_23_20
3683 IP1SR5_19_16
3684 IP1SR5_15_12
3685 IP1SR5_11_8
3686 IP1SR5_7_4
3687 IP1SR5_3_0))
3688 },
3689 { PINMUX_CFG_REG_VAR("IP2SR5", 0xE6060868, 32,
3690 GROUP(-12, 4, 4, 4, 4, 4),
3691 GROUP(
3692 /* IP2SR5_31_20 RESERVED */
3693 IP2SR5_19_16
3694 IP2SR5_15_12
3695 IP2SR5_11_8
3696 IP2SR5_7_4
3697 IP2SR5_3_0))
3698 },
Hai Pham9a8aaa32023-02-28 22:37:03 +01003699 { PINMUX_CFG_REG("IP0SR6", 0xE6061060, 32, 4, GROUP(
3700 IP0SR6_31_28
3701 IP0SR6_27_24
3702 IP0SR6_23_20
3703 IP0SR6_19_16
3704 IP0SR6_15_12
3705 IP0SR6_11_8
3706 IP0SR6_7_4
3707 IP0SR6_3_0))
3708 },
3709 { PINMUX_CFG_REG("IP1SR6", 0xE6061064, 32, 4, GROUP(
3710 IP1SR6_31_28
3711 IP1SR6_27_24
3712 IP1SR6_23_20
3713 IP1SR6_19_16
3714 IP1SR6_15_12
3715 IP1SR6_11_8
3716 IP1SR6_7_4
3717 IP1SR6_3_0))
3718 },
3719 { PINMUX_CFG_REG_VAR("IP2SR6", 0xE6061068, 32,
3720 GROUP(-12, 4, 4, 4, 4, 4),
3721 GROUP(
3722 /* IP2SR6_31_20 RESERVED */
3723 IP2SR6_19_16
3724 IP2SR6_15_12
3725 IP2SR6_11_8
3726 IP2SR6_7_4
3727 IP2SR6_3_0))
3728 },
3729 { PINMUX_CFG_REG("IP0SR7", 0xE6061860, 32, 4, GROUP(
3730 IP0SR7_31_28
3731 IP0SR7_27_24
3732 IP0SR7_23_20
3733 IP0SR7_19_16
3734 IP0SR7_15_12
3735 IP0SR7_11_8
3736 IP0SR7_7_4
3737 IP0SR7_3_0))
3738 },
3739 { PINMUX_CFG_REG("IP1SR7", 0xE6061864, 32, 4, GROUP(
3740 IP1SR7_31_28
3741 IP1SR7_27_24
3742 IP1SR7_23_20
3743 IP1SR7_19_16
3744 IP1SR7_15_12
3745 IP1SR7_11_8
3746 IP1SR7_7_4
3747 IP1SR7_3_0))
3748 },
3749 { PINMUX_CFG_REG_VAR("IP2SR7", 0xE6061868, 32,
3750 GROUP(-12, 4, 4, 4, 4, 4),
3751 GROUP(
3752 /* IP2SR7_31_20 RESERVED */
3753 IP2SR7_19_16
3754 IP2SR7_15_12
3755 IP2SR7_11_8
3756 IP2SR7_7_4
3757 IP2SR7_3_0))
3758 },
3759 { PINMUX_CFG_REG("IP0SR8", 0xE6068060, 32, 4, GROUP(
3760 IP0SR8_31_28
3761 IP0SR8_27_24
3762 IP0SR8_23_20
3763 IP0SR8_19_16
3764 IP0SR8_15_12
3765 IP0SR8_11_8
3766 IP0SR8_7_4
3767 IP0SR8_3_0))
3768 },
3769 { PINMUX_CFG_REG_VAR("IP1SR8", 0xE6068064, 32,
3770 GROUP(-8, 4, 4, 4, 4, 4, 4),
3771 GROUP(
3772 /* IP1SR8_31_24 RESERVED */
3773 IP1SR8_23_20
3774 IP1SR8_19_16
3775 IP1SR8_15_12
3776 IP1SR8_11_8
3777 IP1SR8_7_4
3778 IP1SR8_3_0))
3779 },
3780#undef F_
3781#undef FM
3782
3783#define F_(x, y) x,
3784#define FM(x) FN_##x,
Hai Pham9a8aaa32023-02-28 22:37:03 +01003785 { PINMUX_CFG_REG_VAR("MOD_SEL8", 0xE6068100, 32,
3786 GROUP(-20, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3787 GROUP(
3788 /* RESERVED 31-12 */
3789 MOD_SEL8_11
3790 MOD_SEL8_10
3791 MOD_SEL8_9
3792 MOD_SEL8_8
3793 MOD_SEL8_7
3794 MOD_SEL8_6
3795 MOD_SEL8_5
3796 MOD_SEL8_4
3797 MOD_SEL8_3
3798 MOD_SEL8_2
3799 MOD_SEL8_1
3800 MOD_SEL8_0))
3801 },
Marek Vasut8f07e8a2023-09-17 16:08:49 +02003802 { /* sentinel */ }
Hai Pham9a8aaa32023-02-28 22:37:03 +01003803};
3804
3805static const struct pinmux_drive_reg pinmux_drive_regs[] = {
3806 { PINMUX_DRIVE_REG("DRV0CTRL0", 0xE6050080) {
3807 { RCAR_GP_PIN(0, 7), 28, 3 }, /* MSIOF5_SS2 */
3808 { RCAR_GP_PIN(0, 6), 24, 3 }, /* IRQ0 */
3809 { RCAR_GP_PIN(0, 5), 20, 3 }, /* IRQ1 */
3810 { RCAR_GP_PIN(0, 4), 16, 3 }, /* IRQ2 */
3811 { RCAR_GP_PIN(0, 3), 12, 3 }, /* IRQ3 */
3812 { RCAR_GP_PIN(0, 2), 8, 3 }, /* GP0_02 */
3813 { RCAR_GP_PIN(0, 1), 4, 3 }, /* GP0_01 */
3814 { RCAR_GP_PIN(0, 0), 0, 3 }, /* GP0_00 */
3815 } },
3816 { PINMUX_DRIVE_REG("DRV1CTRL0", 0xE6050084) {
3817 { RCAR_GP_PIN(0, 15), 28, 3 }, /* MSIOF2_SYNC */
3818 { RCAR_GP_PIN(0, 14), 24, 3 }, /* MSIOF2_SS1 */
3819 { RCAR_GP_PIN(0, 13), 20, 3 }, /* MSIOF2_SS2 */
3820 { RCAR_GP_PIN(0, 12), 16, 3 }, /* MSIOF5_RXD */
3821 { RCAR_GP_PIN(0, 11), 12, 3 }, /* MSIOF5_SCK */
3822 { RCAR_GP_PIN(0, 10), 8, 3 }, /* MSIOF5_TXD */
3823 { RCAR_GP_PIN(0, 9), 4, 3 }, /* MSIOF5_SYNC */
3824 { RCAR_GP_PIN(0, 8), 0, 3 }, /* MSIOF5_SS1 */
3825 } },
3826 { PINMUX_DRIVE_REG("DRV2CTRL0", 0xE6050088) {
3827 { RCAR_GP_PIN(0, 18), 8, 3 }, /* MSIOF2_RXD */
3828 { RCAR_GP_PIN(0, 17), 4, 3 }, /* MSIOF2_SCK */
3829 { RCAR_GP_PIN(0, 16), 0, 3 }, /* MSIOF2_TXD */
3830 } },
3831 { PINMUX_DRIVE_REG("DRV0CTRL1", 0xE6050880) {
3832 { RCAR_GP_PIN(1, 7), 28, 3 }, /* MSIOF0_SS1 */
3833 { RCAR_GP_PIN(1, 6), 24, 3 }, /* MSIOF0_SS2 */
3834 { RCAR_GP_PIN(1, 5), 20, 3 }, /* MSIOF1_RXD */
3835 { RCAR_GP_PIN(1, 4), 16, 3 }, /* MSIOF1_TXD */
3836 { RCAR_GP_PIN(1, 3), 12, 3 }, /* MSIOF1_SCK */
3837 { RCAR_GP_PIN(1, 2), 8, 3 }, /* MSIOF1_SYNC */
3838 { RCAR_GP_PIN(1, 1), 4, 3 }, /* MSIOF1_SS1 */
3839 { RCAR_GP_PIN(1, 0), 0, 3 }, /* MSIOF1_SS2 */
3840 } },
3841 { PINMUX_DRIVE_REG("DRV1CTRL1", 0xE6050884) {
3842 { RCAR_GP_PIN(1, 15), 28, 3 }, /* HSCK0 */
3843 { RCAR_GP_PIN(1, 14), 24, 3 }, /* HRTS0_N */
3844 { RCAR_GP_PIN(1, 13), 20, 3 }, /* HCTS0_N */
3845 { RCAR_GP_PIN(1, 12), 16, 3 }, /* HTX0 */
3846 { RCAR_GP_PIN(1, 11), 12, 3 }, /* MSIOF0_RXD */
3847 { RCAR_GP_PIN(1, 10), 8, 3 }, /* MSIOF0_SCK */
3848 { RCAR_GP_PIN(1, 9), 4, 3 }, /* MSIOF0_TXD */
3849 { RCAR_GP_PIN(1, 8), 0, 3 }, /* MSIOF0_SYNC */
3850 } },
3851 { PINMUX_DRIVE_REG("DRV2CTRL1", 0xE6050888) {
3852 { RCAR_GP_PIN(1, 23), 28, 3 }, /* GP1_23 */
3853 { RCAR_GP_PIN(1, 22), 24, 3 }, /* AUDIO_CLKIN */
3854 { RCAR_GP_PIN(1, 21), 20, 3 }, /* AUDIO_CLKOUT */
3855 { RCAR_GP_PIN(1, 20), 16, 3 }, /* SSI_SD */
3856 { RCAR_GP_PIN(1, 19), 12, 3 }, /* SSI_WS */
3857 { RCAR_GP_PIN(1, 18), 8, 3 }, /* SSI_SCK */
3858 { RCAR_GP_PIN(1, 17), 4, 3 }, /* SCIF_CLK */
3859 { RCAR_GP_PIN(1, 16), 0, 3 }, /* HRX0 */
3860 } },
3861 { PINMUX_DRIVE_REG("DRV3CTRL1", 0xE605088C) {
3862 { RCAR_GP_PIN(1, 28), 16, 3 }, /* HTX3 */
3863 { RCAR_GP_PIN(1, 27), 12, 3 }, /* HCTS3_N */
3864 { RCAR_GP_PIN(1, 26), 8, 3 }, /* HRTS3_N */
3865 { RCAR_GP_PIN(1, 25), 4, 3 }, /* HSCK3 */
3866 { RCAR_GP_PIN(1, 24), 0, 3 }, /* HRX3 */
3867 } },
3868 { PINMUX_DRIVE_REG("DRV0CTRL2", 0xE6058080) {
3869 { RCAR_GP_PIN(2, 7), 28, 3 }, /* TPU0TO1 */
3870 { RCAR_GP_PIN(2, 6), 24, 3 }, /* FXR_TXDB */
3871 { RCAR_GP_PIN(2, 5), 20, 3 }, /* FXR_TXENB_N */
3872 { RCAR_GP_PIN(2, 4), 16, 3 }, /* RXDB_EXTFXR */
3873 { RCAR_GP_PIN(2, 3), 12, 3 }, /* CLK_EXTFXR */
3874 { RCAR_GP_PIN(2, 2), 8, 3 }, /* RXDA_EXTFXR */
3875 { RCAR_GP_PIN(2, 1), 4, 3 }, /* FXR_TXENA_N */
3876 { RCAR_GP_PIN(2, 0), 0, 3 }, /* FXR_TXDA */
3877 } },
3878 { PINMUX_DRIVE_REG("DRV1CTRL2", 0xE6058084) {
3879 { RCAR_GP_PIN(2, 15), 28, 3 }, /* CANFD3_RX */
3880 { RCAR_GP_PIN(2, 14), 24, 3 }, /* CANFD3_TX */
3881 { RCAR_GP_PIN(2, 13), 20, 3 }, /* CANFD2_RX */
3882 { RCAR_GP_PIN(2, 12), 16, 3 }, /* CANFD2_TX */
3883 { RCAR_GP_PIN(2, 11), 12, 3 }, /* CANFD0_RX */
3884 { RCAR_GP_PIN(2, 10), 8, 3 }, /* CANFD0_TX */
3885 { RCAR_GP_PIN(2, 9), 4, 3 }, /* CAN_CLK */
3886 { RCAR_GP_PIN(2, 8), 0, 3 }, /* TPU0TO0 */
3887 } },
3888 { PINMUX_DRIVE_REG("DRV2CTRL2", 0xE6058088) {
3889 { RCAR_GP_PIN(2, 19), 12, 3 }, /* CANFD7_RX */
3890 { RCAR_GP_PIN(2, 18), 8, 3 }, /* CANFD7_TX */
3891 { RCAR_GP_PIN(2, 17), 4, 3 }, /* CANFD4_RX */
3892 { RCAR_GP_PIN(2, 16), 0, 3 }, /* CANFD4_TX */
3893 } },
3894 { PINMUX_DRIVE_REG("DRV0CTRL3", 0xE6058880) {
3895 { RCAR_GP_PIN(3, 7), 28, 3 }, /* MMC_D4 */
3896 { RCAR_GP_PIN(3, 6), 24, 3 }, /* MMC_D5 */
3897 { RCAR_GP_PIN(3, 5), 20, 3 }, /* MMC_SD_D3 */
3898 { RCAR_GP_PIN(3, 4), 16, 3 }, /* MMC_DS */
3899 { RCAR_GP_PIN(3, 3), 12, 3 }, /* MMC_SD_CLK */
3900 { RCAR_GP_PIN(3, 2), 8, 3 }, /* MMC_SD_D2 */
3901 { RCAR_GP_PIN(3, 1), 4, 3 }, /* MMC_SD_D0 */
3902 { RCAR_GP_PIN(3, 0), 0, 3 }, /* MMC_SD_D1 */
3903 } },
3904 { PINMUX_DRIVE_REG("DRV1CTRL3", 0xE6058884) {
3905 { RCAR_GP_PIN(3, 15), 28, 2 }, /* QSPI0_SSL */
3906 { RCAR_GP_PIN(3, 14), 24, 2 }, /* IPC_CLKOUT */
3907 { RCAR_GP_PIN(3, 13), 20, 2 }, /* IPC_CLKIN */
3908 { RCAR_GP_PIN(3, 12), 16, 3 }, /* SD_WP */
3909 { RCAR_GP_PIN(3, 11), 12, 3 }, /* SD_CD */
3910 { RCAR_GP_PIN(3, 10), 8, 3 }, /* MMC_SD_CMD */
3911 { RCAR_GP_PIN(3, 9), 4, 3 }, /* MMC_D6*/
3912 { RCAR_GP_PIN(3, 8), 0, 3 }, /* MMC_D7 */
3913 } },
3914 { PINMUX_DRIVE_REG("DRV2CTRL3", 0xE6058888) {
3915 { RCAR_GP_PIN(3, 23), 28, 2 }, /* QSPI1_MISO_IO1 */
3916 { RCAR_GP_PIN(3, 22), 24, 2 }, /* QSPI1_SPCLK */
3917 { RCAR_GP_PIN(3, 21), 20, 2 }, /* QSPI1_MOSI_IO0 */
3918 { RCAR_GP_PIN(3, 20), 16, 2 }, /* QSPI0_SPCLK */
3919 { RCAR_GP_PIN(3, 19), 12, 2 }, /* QSPI0_MOSI_IO0 */
3920 { RCAR_GP_PIN(3, 18), 8, 2 }, /* QSPI0_MISO_IO1 */
3921 { RCAR_GP_PIN(3, 17), 4, 2 }, /* QSPI0_IO2 */
3922 { RCAR_GP_PIN(3, 16), 0, 2 }, /* QSPI0_IO3 */
3923 } },
3924 { PINMUX_DRIVE_REG("DRV3CTRL3", 0xE605888C) {
3925 { RCAR_GP_PIN(3, 29), 20, 2 }, /* RPC_INT_N */
3926 { RCAR_GP_PIN(3, 28), 16, 2 }, /* RPC_WP_N */
3927 { RCAR_GP_PIN(3, 27), 12, 2 }, /* RPC_RESET_N */
3928 { RCAR_GP_PIN(3, 26), 8, 2 }, /* QSPI1_IO3 */
3929 { RCAR_GP_PIN(3, 25), 4, 2 }, /* QSPI1_SSL */
3930 { RCAR_GP_PIN(3, 24), 0, 2 }, /* QSPI1_IO2 */
3931 } },
3932 { PINMUX_DRIVE_REG("DRV0CTRL4", 0xE6060080) {
3933 { RCAR_GP_PIN(4, 7), 28, 3 }, /* TSN0_RX_CTL */
3934 { RCAR_GP_PIN(4, 6), 24, 3 }, /* TSN0_AVTP_CAPTURE */
3935 { RCAR_GP_PIN(4, 5), 20, 3 }, /* TSN0_AVTP_MATCH */
3936 { RCAR_GP_PIN(4, 4), 16, 3 }, /* TSN0_LINK */
3937 { RCAR_GP_PIN(4, 3), 12, 3 }, /* TSN0_PHY_INT */
3938 { RCAR_GP_PIN(4, 2), 8, 3 }, /* TSN0_AVTP_PPS1 */
3939 { RCAR_GP_PIN(4, 1), 4, 3 }, /* TSN0_MDC */
3940 { RCAR_GP_PIN(4, 0), 0, 3 }, /* TSN0_MDIO */
3941 } },
3942 { PINMUX_DRIVE_REG("DRV1CTRL4", 0xE6060084) {
3943 { RCAR_GP_PIN(4, 15), 28, 3 }, /* TSN0_TD0 */
3944 { RCAR_GP_PIN(4, 14), 24, 3 }, /* TSN0_TD1 */
3945 { RCAR_GP_PIN(4, 13), 20, 3 }, /* TSN0_RD1 */
3946 { RCAR_GP_PIN(4, 12), 16, 3 }, /* TSN0_TXC */
3947 { RCAR_GP_PIN(4, 11), 12, 3 }, /* TSN0_RXC */
3948 { RCAR_GP_PIN(4, 10), 8, 3 }, /* TSN0_RD0 */
3949 { RCAR_GP_PIN(4, 9), 4, 3 }, /* TSN0_TX_CTL */
3950 { RCAR_GP_PIN(4, 8), 0, 3 }, /* TSN0_AVTP_PPS0 */
3951 } },
3952 { PINMUX_DRIVE_REG("DRV2CTRL4", 0xE6060088) {
3953 { RCAR_GP_PIN(4, 23), 28, 3 }, /* AVS0 */
3954 { RCAR_GP_PIN(4, 22), 24, 3 }, /* PCIE1_CLKREQ_N */
3955 { RCAR_GP_PIN(4, 21), 20, 3 }, /* PCIE0_CLKREQ_N */
3956 { RCAR_GP_PIN(4, 20), 16, 3 }, /* TSN0_TXCREFCLK */
3957 { RCAR_GP_PIN(4, 19), 12, 3 }, /* TSN0_TD2 */
3958 { RCAR_GP_PIN(4, 18), 8, 3 }, /* TSN0_TD3 */
3959 { RCAR_GP_PIN(4, 17), 4, 3 }, /* TSN0_RD2 */
3960 { RCAR_GP_PIN(4, 16), 0, 3 }, /* TSN0_RD3 */
3961 } },
3962 { PINMUX_DRIVE_REG("DRV3CTRL4", 0xE606008C) {
3963 { RCAR_GP_PIN(4, 24), 0, 3 }, /* AVS1 */
3964 } },
3965 { PINMUX_DRIVE_REG("DRV0CTRL5", 0xE6060880) {
3966 { RCAR_GP_PIN(5, 7), 28, 3 }, /* AVB2_TXCREFCLK */
3967 { RCAR_GP_PIN(5, 6), 24, 3 }, /* AVB2_MDC */
3968 { RCAR_GP_PIN(5, 5), 20, 3 }, /* AVB2_MAGIC */
3969 { RCAR_GP_PIN(5, 4), 16, 3 }, /* AVB2_PHY_INT */
3970 { RCAR_GP_PIN(5, 3), 12, 3 }, /* AVB2_LINK */
3971 { RCAR_GP_PIN(5, 2), 8, 3 }, /* AVB2_AVTP_MATCH */
3972 { RCAR_GP_PIN(5, 1), 4, 3 }, /* AVB2_AVTP_CAPTURE */
3973 { RCAR_GP_PIN(5, 0), 0, 3 }, /* AVB2_AVTP_PPS */
3974 } },
3975 { PINMUX_DRIVE_REG("DRV1CTRL5", 0xE6060884) {
3976 { RCAR_GP_PIN(5, 15), 28, 3 }, /* AVB2_TD0 */
3977 { RCAR_GP_PIN(5, 14), 24, 3 }, /* AVB2_RD1 */
3978 { RCAR_GP_PIN(5, 13), 20, 3 }, /* AVB2_RD2 */
3979 { RCAR_GP_PIN(5, 12), 16, 3 }, /* AVB2_TD1 */
3980 { RCAR_GP_PIN(5, 11), 12, 3 }, /* AVB2_TD2 */
3981 { RCAR_GP_PIN(5, 10), 8, 3 }, /* AVB2_MDIO */
3982 { RCAR_GP_PIN(5, 9), 4, 3 }, /* AVB2_RD3 */
3983 { RCAR_GP_PIN(5, 8), 0, 3 }, /* AVB2_TD3 */
3984 } },
3985 { PINMUX_DRIVE_REG("DRV2CTRL5", 0xE6060888) {
3986 { RCAR_GP_PIN(5, 20), 16, 3 }, /* AVB2_RX_CTL */
3987 { RCAR_GP_PIN(5, 19), 12, 3 }, /* AVB2_TX_CTL */
3988 { RCAR_GP_PIN(5, 18), 8, 3 }, /* AVB2_RXC */
3989 { RCAR_GP_PIN(5, 17), 4, 3 }, /* AVB2_RD0 */
3990 { RCAR_GP_PIN(5, 16), 0, 3 }, /* AVB2_TXC */
3991 } },
3992 { PINMUX_DRIVE_REG("DRV0CTRL6", 0xE6061080) {
3993 { RCAR_GP_PIN(6, 7), 28, 3 }, /* AVB1_TX_CTL */
3994 { RCAR_GP_PIN(6, 6), 24, 3 }, /* AVB1_TXC */
3995 { RCAR_GP_PIN(6, 5), 20, 3 }, /* AVB1_AVTP_MATCH */
3996 { RCAR_GP_PIN(6, 4), 16, 3 }, /* AVB1_LINK */
3997 { RCAR_GP_PIN(6, 3), 12, 3 }, /* AVB1_PHY_INT */
3998 { RCAR_GP_PIN(6, 2), 8, 3 }, /* AVB1_MDC */
3999 { RCAR_GP_PIN(6, 1), 4, 3 }, /* AVB1_MAGIC */
4000 { RCAR_GP_PIN(6, 0), 0, 3 }, /* AVB1_MDIO */
4001 } },
4002 { PINMUX_DRIVE_REG("DRV1CTRL6", 0xE6061084) {
4003 { RCAR_GP_PIN(6, 15), 28, 3 }, /* AVB1_RD0 */
4004 { RCAR_GP_PIN(6, 14), 24, 3 }, /* AVB1_RD1 */
4005 { RCAR_GP_PIN(6, 13), 20, 3 }, /* AVB1_TD0 */
4006 { RCAR_GP_PIN(6, 12), 16, 3 }, /* AVB1_TD1 */
4007 { RCAR_GP_PIN(6, 11), 12, 3 }, /* AVB1_AVTP_CAPTURE */
4008 { RCAR_GP_PIN(6, 10), 8, 3 }, /* AVB1_AVTP_PPS */
4009 { RCAR_GP_PIN(6, 9), 4, 3 }, /* AVB1_RX_CTL */
4010 { RCAR_GP_PIN(6, 8), 0, 3 }, /* AVB1_RXC */
4011 } },
4012 { PINMUX_DRIVE_REG("DRV2CTRL6", 0xE6061088) {
4013 { RCAR_GP_PIN(6, 20), 16, 3 }, /* AVB1_TXCREFCLK */
4014 { RCAR_GP_PIN(6, 19), 12, 3 }, /* AVB1_RD3 */
4015 { RCAR_GP_PIN(6, 18), 8, 3 }, /* AVB1_TD3 */
4016 { RCAR_GP_PIN(6, 17), 4, 3 }, /* AVB1_RD2 */
4017 { RCAR_GP_PIN(6, 16), 0, 3 }, /* AVB1_TD2 */
4018 } },
4019 { PINMUX_DRIVE_REG("DRV0CTRL7", 0xE6061880) {
4020 { RCAR_GP_PIN(7, 7), 28, 3 }, /* AVB0_TD1 */
4021 { RCAR_GP_PIN(7, 6), 24, 3 }, /* AVB0_TD2 */
4022 { RCAR_GP_PIN(7, 5), 20, 3 }, /* AVB0_PHY_INT */
4023 { RCAR_GP_PIN(7, 4), 16, 3 }, /* AVB0_LINK */
4024 { RCAR_GP_PIN(7, 3), 12, 3 }, /* AVB0_TD3 */
4025 { RCAR_GP_PIN(7, 2), 8, 3 }, /* AVB0_AVTP_MATCH */
4026 { RCAR_GP_PIN(7, 1), 4, 3 }, /* AVB0_AVTP_CAPTURE */
4027 { RCAR_GP_PIN(7, 0), 0, 3 }, /* AVB0_AVTP_PPS */
4028 } },
4029 { PINMUX_DRIVE_REG("DRV1CTRL7", 0xE6061884) {
4030 { RCAR_GP_PIN(7, 15), 28, 3 }, /* AVB0_TXC */
4031 { RCAR_GP_PIN(7, 14), 24, 3 }, /* AVB0_MDIO */
4032 { RCAR_GP_PIN(7, 13), 20, 3 }, /* AVB0_MDC */
4033 { RCAR_GP_PIN(7, 12), 16, 3 }, /* AVB0_RD2 */
4034 { RCAR_GP_PIN(7, 11), 12, 3 }, /* AVB0_TD0 */
4035 { RCAR_GP_PIN(7, 10), 8, 3 }, /* AVB0_MAGIC */
4036 { RCAR_GP_PIN(7, 9), 4, 3 }, /* AVB0_TXCREFCLK */
4037 { RCAR_GP_PIN(7, 8), 0, 3 }, /* AVB0_RD3 */
4038 } },
4039 { PINMUX_DRIVE_REG("DRV2CTRL7", 0xE6061888) {
4040 { RCAR_GP_PIN(7, 20), 16, 3 }, /* AVB0_RX_CTL */
4041 { RCAR_GP_PIN(7, 19), 12, 3 }, /* AVB0_RXC */
4042 { RCAR_GP_PIN(7, 18), 8, 3 }, /* AVB0_RD0 */
4043 { RCAR_GP_PIN(7, 17), 4, 3 }, /* AVB0_RD1 */
4044 { RCAR_GP_PIN(7, 16), 0, 3 }, /* AVB0_TX_CTL */
4045 } },
4046 { PINMUX_DRIVE_REG("DRV0CTRL8", 0xE6068080) {
4047 { RCAR_GP_PIN(8, 7), 28, 3 }, /* SDA3 */
4048 { RCAR_GP_PIN(8, 6), 24, 3 }, /* SCL3 */
4049 { RCAR_GP_PIN(8, 5), 20, 3 }, /* SDA2 */
4050 { RCAR_GP_PIN(8, 4), 16, 3 }, /* SCL2 */
4051 { RCAR_GP_PIN(8, 3), 12, 3 }, /* SDA1 */
4052 { RCAR_GP_PIN(8, 2), 8, 3 }, /* SCL1 */
4053 { RCAR_GP_PIN(8, 1), 4, 3 }, /* SDA0 */
4054 { RCAR_GP_PIN(8, 0), 0, 3 }, /* SCL0 */
4055 } },
4056 { PINMUX_DRIVE_REG("DRV1CTRL8", 0xE6068084) {
4057 { RCAR_GP_PIN(8, 13), 20, 3 }, /* GP8_13 */
4058 { RCAR_GP_PIN(8, 12), 16, 3 }, /* GP8_12 */
4059 { RCAR_GP_PIN(8, 11), 12, 3 }, /* SDA5 */
4060 { RCAR_GP_PIN(8, 10), 8, 3 }, /* SCL5 */
4061 { RCAR_GP_PIN(8, 9), 4, 3 }, /* SDA4 */
4062 { RCAR_GP_PIN(8, 8), 0, 3 }, /* SCL4 */
4063 } },
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004064 { /* sentinel */ }
Hai Pham9a8aaa32023-02-28 22:37:03 +01004065};
4066
4067enum ioctrl_regs {
4068 POC0,
4069 POC1,
4070 POC3,
4071 POC4,
4072 POC5,
4073 POC6,
4074 POC7,
4075 POC8,
4076};
4077
4078static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
4079 [POC0] = { 0xE60500A0, },
4080 [POC1] = { 0xE60508A0, },
4081 [POC3] = { 0xE60588A0, },
4082 [POC4] = { 0xE60600A0, },
4083 [POC5] = { 0xE60608A0, },
4084 [POC6] = { 0xE60610A0, },
4085 [POC7] = { 0xE60618A0, },
4086 [POC8] = { 0xE60680A0, },
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004087 { /* sentinel */ }
Hai Pham9a8aaa32023-02-28 22:37:03 +01004088};
4089
4090static int r8a779g0_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
4091{
4092 int bit = pin & 0x1f;
4093
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004094 switch (pin) {
4095 case RCAR_GP_PIN(0, 0) ... RCAR_GP_PIN(0, 18):
4096 *pocctrl = pinmux_ioctrl_regs[POC0].reg;
Hai Pham9a8aaa32023-02-28 22:37:03 +01004097 return bit;
4098
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004099 case RCAR_GP_PIN(1, 0) ... RCAR_GP_PIN(1, 22):
4100 *pocctrl = pinmux_ioctrl_regs[POC1].reg;
Hai Pham9a8aaa32023-02-28 22:37:03 +01004101 return bit;
4102
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004103 case RCAR_GP_PIN(3, 0) ... RCAR_GP_PIN(3, 12):
4104 *pocctrl = pinmux_ioctrl_regs[POC3].reg;
Hai Pham9a8aaa32023-02-28 22:37:03 +01004105 return bit;
4106
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004107 case PIN_VDDQ_TSN0:
4108 *pocctrl = pinmux_ioctrl_regs[POC4].reg;
4109 return 0;
4110
4111 case PIN_VDDQ_AVB2:
4112 *pocctrl = pinmux_ioctrl_regs[POC5].reg;
4113 return 0;
4114
4115 case PIN_VDDQ_AVB1:
4116 *pocctrl = pinmux_ioctrl_regs[POC6].reg;
4117 return 0;
4118
4119 case PIN_VDDQ_AVB0:
4120 *pocctrl = pinmux_ioctrl_regs[POC7].reg;
4121 return 0;
4122
4123 case RCAR_GP_PIN(8, 0) ... RCAR_GP_PIN(8, 13):
4124 *pocctrl = pinmux_ioctrl_regs[POC8].reg;
Hai Pham9a8aaa32023-02-28 22:37:03 +01004125 return bit;
4126
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004127 default:
4128 return -EINVAL;
4129 }
Hai Pham9a8aaa32023-02-28 22:37:03 +01004130}
4131
4132static const struct pinmux_bias_reg pinmux_bias_regs[] = {
4133 { PINMUX_BIAS_REG("PUEN0", 0xE60500C0, "PUD0", 0xE60500E0) {
4134 [ 0] = RCAR_GP_PIN(0, 0), /* GP0_00 */
4135 [ 1] = RCAR_GP_PIN(0, 1), /* GP0_01 */
4136 [ 2] = RCAR_GP_PIN(0, 2), /* GP0_02 */
4137 [ 3] = RCAR_GP_PIN(0, 3), /* IRQ3 */
4138 [ 4] = RCAR_GP_PIN(0, 4), /* IRQ2 */
4139 [ 5] = RCAR_GP_PIN(0, 5), /* IRQ1 */
4140 [ 6] = RCAR_GP_PIN(0, 6), /* IRQ0 */
4141 [ 7] = RCAR_GP_PIN(0, 7), /* MSIOF5_SS2 */
4142 [ 8] = RCAR_GP_PIN(0, 8), /* MSIOF5_SS1 */
4143 [ 9] = RCAR_GP_PIN(0, 9), /* MSIOF5_SYNC */
4144 [10] = RCAR_GP_PIN(0, 10), /* MSIOF5_TXD */
4145 [11] = RCAR_GP_PIN(0, 11), /* MSIOF5_SCK */
4146 [12] = RCAR_GP_PIN(0, 12), /* MSIOF5_RXD */
4147 [13] = RCAR_GP_PIN(0, 13), /* MSIOF2_SS2 */
4148 [14] = RCAR_GP_PIN(0, 14), /* MSIOF2_SS1 */
4149 [15] = RCAR_GP_PIN(0, 15), /* MSIOF2_SYNC */
4150 [16] = RCAR_GP_PIN(0, 16), /* MSIOF2_TXD */
4151 [17] = RCAR_GP_PIN(0, 17), /* MSIOF2_SCK */
4152 [18] = RCAR_GP_PIN(0, 18), /* MSIOF2_RXD */
4153 [19] = SH_PFC_PIN_NONE,
4154 [20] = SH_PFC_PIN_NONE,
4155 [21] = SH_PFC_PIN_NONE,
4156 [22] = SH_PFC_PIN_NONE,
4157 [23] = SH_PFC_PIN_NONE,
4158 [24] = SH_PFC_PIN_NONE,
4159 [25] = SH_PFC_PIN_NONE,
4160 [26] = SH_PFC_PIN_NONE,
4161 [27] = SH_PFC_PIN_NONE,
4162 [28] = SH_PFC_PIN_NONE,
4163 [29] = SH_PFC_PIN_NONE,
4164 [30] = SH_PFC_PIN_NONE,
4165 [31] = SH_PFC_PIN_NONE,
4166 } },
4167 { PINMUX_BIAS_REG("PUEN1", 0xE60508C0, "PUD1", 0xE60508E0) {
4168 [ 0] = RCAR_GP_PIN(1, 0), /* MSIOF1_SS2 */
4169 [ 1] = RCAR_GP_PIN(1, 1), /* MSIOF1_SS1 */
4170 [ 2] = RCAR_GP_PIN(1, 2), /* MSIOF1_SYNC */
4171 [ 3] = RCAR_GP_PIN(1, 3), /* MSIOF1_SCK */
4172 [ 4] = RCAR_GP_PIN(1, 4), /* MSIOF1_TXD */
4173 [ 5] = RCAR_GP_PIN(1, 5), /* MSIOF1_RXD */
4174 [ 6] = RCAR_GP_PIN(1, 6), /* MSIOF0_SS2 */
4175 [ 7] = RCAR_GP_PIN(1, 7), /* MSIOF0_SS1 */
4176 [ 8] = RCAR_GP_PIN(1, 8), /* MSIOF0_SYNC */
4177 [ 9] = RCAR_GP_PIN(1, 9), /* MSIOF0_TXD */
4178 [10] = RCAR_GP_PIN(1, 10), /* MSIOF0_SCK */
4179 [11] = RCAR_GP_PIN(1, 11), /* MSIOF0_RXD */
4180 [12] = RCAR_GP_PIN(1, 12), /* HTX0 */
4181 [13] = RCAR_GP_PIN(1, 13), /* HCTS0_N */
4182 [14] = RCAR_GP_PIN(1, 14), /* HRTS0_N */
4183 [15] = RCAR_GP_PIN(1, 15), /* HSCK0 */
4184 [16] = RCAR_GP_PIN(1, 16), /* HRX0 */
4185 [17] = RCAR_GP_PIN(1, 17), /* SCIF_CLK */
4186 [18] = RCAR_GP_PIN(1, 18), /* SSI_SCK */
4187 [19] = RCAR_GP_PIN(1, 19), /* SSI_WS */
4188 [20] = RCAR_GP_PIN(1, 20), /* SSI_SD */
4189 [21] = RCAR_GP_PIN(1, 21), /* AUDIO_CLKOUT */
4190 [22] = RCAR_GP_PIN(1, 22), /* AUDIO_CLKIN */
4191 [23] = RCAR_GP_PIN(1, 23), /* GP1_23 */
4192 [24] = RCAR_GP_PIN(1, 24), /* HRX3 */
4193 [25] = RCAR_GP_PIN(1, 25), /* HSCK3 */
4194 [26] = RCAR_GP_PIN(1, 26), /* HRTS3_N */
4195 [27] = RCAR_GP_PIN(1, 27), /* HCTS3_N */
4196 [28] = RCAR_GP_PIN(1, 28), /* HTX3 */
4197 [29] = SH_PFC_PIN_NONE,
4198 [30] = SH_PFC_PIN_NONE,
4199 [31] = SH_PFC_PIN_NONE,
4200 } },
4201 { PINMUX_BIAS_REG("PUEN2", 0xE60580C0, "PUD2", 0xE60580E0) {
4202 [ 0] = RCAR_GP_PIN(2, 0), /* FXR_TXDA */
4203 [ 1] = RCAR_GP_PIN(2, 1), /* FXR_TXENA_N */
4204 [ 2] = RCAR_GP_PIN(2, 2), /* RXDA_EXTFXR */
4205 [ 3] = RCAR_GP_PIN(2, 3), /* CLK_EXTFXR */
4206 [ 4] = RCAR_GP_PIN(2, 4), /* RXDB_EXTFXR */
4207 [ 5] = RCAR_GP_PIN(2, 5), /* FXR_TXENB_N */
4208 [ 6] = RCAR_GP_PIN(2, 6), /* FXR_TXDB */
4209 [ 7] = RCAR_GP_PIN(2, 7), /* TPU0TO1 */
4210 [ 8] = RCAR_GP_PIN(2, 8), /* TPU0TO0 */
4211 [ 9] = RCAR_GP_PIN(2, 9), /* CAN_CLK */
4212 [10] = RCAR_GP_PIN(2, 10), /* CANFD0_TX */
4213 [11] = RCAR_GP_PIN(2, 11), /* CANFD0_RX */
4214 [12] = RCAR_GP_PIN(2, 12), /* CANFD2_TX */
4215 [13] = RCAR_GP_PIN(2, 13), /* CANFD2_RX */
4216 [14] = RCAR_GP_PIN(2, 14), /* CANFD3_TX */
4217 [15] = RCAR_GP_PIN(2, 15), /* CANFD3_RX */
4218 [16] = RCAR_GP_PIN(2, 16), /* CANFD4_TX */
4219 [17] = RCAR_GP_PIN(2, 17), /* CANFD4_RX */
4220 [18] = RCAR_GP_PIN(2, 18), /* CANFD7_TX */
4221 [19] = RCAR_GP_PIN(2, 19), /* CANFD7_RX */
4222 [20] = SH_PFC_PIN_NONE,
4223 [21] = SH_PFC_PIN_NONE,
4224 [22] = SH_PFC_PIN_NONE,
4225 [23] = SH_PFC_PIN_NONE,
4226 [24] = SH_PFC_PIN_NONE,
4227 [25] = SH_PFC_PIN_NONE,
4228 [26] = SH_PFC_PIN_NONE,
4229 [27] = SH_PFC_PIN_NONE,
4230 [28] = SH_PFC_PIN_NONE,
4231 [29] = SH_PFC_PIN_NONE,
4232 [30] = SH_PFC_PIN_NONE,
4233 [31] = SH_PFC_PIN_NONE,
4234 } },
4235 { PINMUX_BIAS_REG("PUEN3", 0xE60588C0, "PUD3", 0xE60588E0) {
4236 [ 0] = RCAR_GP_PIN(3, 0), /* MMC_SD_D1 */
4237 [ 1] = RCAR_GP_PIN(3, 1), /* MMC_SD_D0 */
4238 [ 2] = RCAR_GP_PIN(3, 2), /* MMC_SD_D2 */
4239 [ 3] = RCAR_GP_PIN(3, 3), /* MMC_SD_CLK */
4240 [ 4] = RCAR_GP_PIN(3, 4), /* MMC_DS */
4241 [ 5] = RCAR_GP_PIN(3, 5), /* MMC_SD_D3 */
4242 [ 6] = RCAR_GP_PIN(3, 6), /* MMC_D5 */
4243 [ 7] = RCAR_GP_PIN(3, 7), /* MMC_D4 */
4244 [ 8] = RCAR_GP_PIN(3, 8), /* MMC_D7 */
4245 [ 9] = RCAR_GP_PIN(3, 9), /* MMC_D6 */
4246 [10] = RCAR_GP_PIN(3, 10), /* MMC_SD_CMD */
4247 [11] = RCAR_GP_PIN(3, 11), /* SD_CD */
4248 [12] = RCAR_GP_PIN(3, 12), /* SD_WP */
4249 [13] = RCAR_GP_PIN(3, 13), /* IPC_CLKIN */
4250 [14] = RCAR_GP_PIN(3, 14), /* IPC_CLKOUT */
4251 [15] = RCAR_GP_PIN(3, 15), /* QSPI0_SSL */
4252 [16] = RCAR_GP_PIN(3, 16), /* QSPI0_IO3 */
4253 [17] = RCAR_GP_PIN(3, 17), /* QSPI0_IO2 */
4254 [18] = RCAR_GP_PIN(3, 18), /* QSPI0_MISO_IO1 */
4255 [19] = RCAR_GP_PIN(3, 19), /* QSPI0_MOSI_IO0 */
4256 [20] = RCAR_GP_PIN(3, 20), /* QSPI0_SPCLK */
4257 [21] = RCAR_GP_PIN(3, 21), /* QSPI1_MOSI_IO0 */
4258 [22] = RCAR_GP_PIN(3, 22), /* QSPI1_SPCLK */
4259 [23] = RCAR_GP_PIN(3, 23), /* QSPI1_MISO_IO1 */
4260 [24] = RCAR_GP_PIN(3, 24), /* QSPI1_IO2 */
4261 [25] = RCAR_GP_PIN(3, 25), /* QSPI1_SSL */
4262 [26] = RCAR_GP_PIN(3, 26), /* QSPI1_IO3 */
4263 [27] = RCAR_GP_PIN(3, 27), /* RPC_RESET_N */
4264 [28] = RCAR_GP_PIN(3, 28), /* RPC_WP_N */
4265 [29] = RCAR_GP_PIN(3, 29), /* RPC_INT_N */
4266 [30] = SH_PFC_PIN_NONE,
4267 [31] = SH_PFC_PIN_NONE,
4268 } },
4269 { PINMUX_BIAS_REG("PUEN4", 0xE60600C0, "PUD4", 0xE60600E0) {
4270 [ 0] = RCAR_GP_PIN(4, 0), /* TSN0_MDIO */
4271 [ 1] = RCAR_GP_PIN(4, 1), /* TSN0_MDC */
4272 [ 2] = RCAR_GP_PIN(4, 2), /* TSN0_AVTP_PPS1 */
4273 [ 3] = RCAR_GP_PIN(4, 3), /* TSN0_PHY_INT */
4274 [ 4] = RCAR_GP_PIN(4, 4), /* TSN0_LINK */
4275 [ 5] = RCAR_GP_PIN(4, 5), /* TSN0_AVTP_MATCH */
4276 [ 6] = RCAR_GP_PIN(4, 6), /* TSN0_AVTP_CAPTURE */
4277 [ 7] = RCAR_GP_PIN(4, 7), /* TSN0_RX_CTL */
4278 [ 8] = RCAR_GP_PIN(4, 8), /* TSN0_AVTP_PPS0 */
4279 [ 9] = RCAR_GP_PIN(4, 9), /* TSN0_TX_CTL */
4280 [10] = RCAR_GP_PIN(4, 10), /* TSN0_RD0 */
4281 [11] = RCAR_GP_PIN(4, 11), /* TSN0_RXC */
4282 [12] = RCAR_GP_PIN(4, 12), /* TSN0_TXC */
4283 [13] = RCAR_GP_PIN(4, 13), /* TSN0_RD1 */
4284 [14] = RCAR_GP_PIN(4, 14), /* TSN0_TD1 */
4285 [15] = RCAR_GP_PIN(4, 15), /* TSN0_TD0 */
4286 [16] = RCAR_GP_PIN(4, 16), /* TSN0_RD3 */
4287 [17] = RCAR_GP_PIN(4, 17), /* TSN0_RD2 */
4288 [18] = RCAR_GP_PIN(4, 18), /* TSN0_TD3 */
4289 [19] = RCAR_GP_PIN(4, 19), /* TSN0_TD2 */
4290 [20] = RCAR_GP_PIN(4, 20), /* TSN0_TXCREFCLK */
4291 [21] = RCAR_GP_PIN(4, 21), /* PCIE0_CLKREQ_N */
4292 [22] = RCAR_GP_PIN(4, 22), /* PCIE1_CLKREQ_N */
4293 [23] = RCAR_GP_PIN(4, 23), /* AVS0 */
4294 [24] = RCAR_GP_PIN(4, 24), /* AVS1 */
4295 [25] = SH_PFC_PIN_NONE,
4296 [26] = SH_PFC_PIN_NONE,
4297 [27] = SH_PFC_PIN_NONE,
4298 [28] = SH_PFC_PIN_NONE,
4299 [29] = SH_PFC_PIN_NONE,
4300 [30] = SH_PFC_PIN_NONE,
4301 [31] = SH_PFC_PIN_NONE,
4302 } },
4303 { PINMUX_BIAS_REG("PUEN5", 0xE60608C0, "PUD5", 0xE60608E0) {
4304 [ 0] = RCAR_GP_PIN(5, 0), /* AVB2_AVTP_PPS */
4305 [ 1] = RCAR_GP_PIN(5, 1), /* AVB0_AVTP_CAPTURE */
4306 [ 2] = RCAR_GP_PIN(5, 2), /* AVB2_AVTP_MATCH */
4307 [ 3] = RCAR_GP_PIN(5, 3), /* AVB2_LINK */
4308 [ 4] = RCAR_GP_PIN(5, 4), /* AVB2_PHY_INT */
4309 [ 5] = RCAR_GP_PIN(5, 5), /* AVB2_MAGIC */
4310 [ 6] = RCAR_GP_PIN(5, 6), /* AVB2_MDC */
4311 [ 7] = RCAR_GP_PIN(5, 7), /* AVB2_TXCREFCLK */
4312 [ 8] = RCAR_GP_PIN(5, 8), /* AVB2_TD3 */
4313 [ 9] = RCAR_GP_PIN(5, 9), /* AVB2_RD3 */
4314 [10] = RCAR_GP_PIN(5, 10), /* AVB2_MDIO */
4315 [11] = RCAR_GP_PIN(5, 11), /* AVB2_TD2 */
4316 [12] = RCAR_GP_PIN(5, 12), /* AVB2_TD1 */
4317 [13] = RCAR_GP_PIN(5, 13), /* AVB2_RD2 */
4318 [14] = RCAR_GP_PIN(5, 14), /* AVB2_RD1 */
4319 [15] = RCAR_GP_PIN(5, 15), /* AVB2_TD0 */
4320 [16] = RCAR_GP_PIN(5, 16), /* AVB2_TXC */
4321 [17] = RCAR_GP_PIN(5, 17), /* AVB2_RD0 */
4322 [18] = RCAR_GP_PIN(5, 18), /* AVB2_RXC */
4323 [19] = RCAR_GP_PIN(5, 19), /* AVB2_TX_CTL */
4324 [20] = RCAR_GP_PIN(5, 20), /* AVB2_RX_CTL */
4325 [21] = SH_PFC_PIN_NONE,
4326 [22] = SH_PFC_PIN_NONE,
4327 [23] = SH_PFC_PIN_NONE,
4328 [24] = SH_PFC_PIN_NONE,
4329 [25] = SH_PFC_PIN_NONE,
4330 [26] = SH_PFC_PIN_NONE,
4331 [27] = SH_PFC_PIN_NONE,
4332 [28] = SH_PFC_PIN_NONE,
4333 [29] = SH_PFC_PIN_NONE,
4334 [30] = SH_PFC_PIN_NONE,
4335 [31] = SH_PFC_PIN_NONE,
4336 } },
4337 { PINMUX_BIAS_REG("PUEN6", 0xE60610C0, "PUD6", 0xE60610E0) {
4338 [ 0] = RCAR_GP_PIN(6, 0), /* AVB1_MDIO */
4339 [ 1] = RCAR_GP_PIN(6, 1), /* AVB1_MAGIC */
4340 [ 2] = RCAR_GP_PIN(6, 2), /* AVB1_MDC */
4341 [ 3] = RCAR_GP_PIN(6, 3), /* AVB1_PHY_INT */
4342 [ 4] = RCAR_GP_PIN(6, 4), /* AVB1_LINK */
4343 [ 5] = RCAR_GP_PIN(6, 5), /* AVB1_AVTP_MATCH */
4344 [ 6] = RCAR_GP_PIN(6, 6), /* AVB1_TXC */
4345 [ 7] = RCAR_GP_PIN(6, 7), /* AVB1_TX_CTL */
4346 [ 8] = RCAR_GP_PIN(6, 8), /* AVB1_RXC */
4347 [ 9] = RCAR_GP_PIN(6, 9), /* AVB1_RX_CTL */
4348 [10] = RCAR_GP_PIN(6, 10), /* AVB1_AVTP_PPS */
4349 [11] = RCAR_GP_PIN(6, 11), /* AVB1_AVTP_CAPTURE */
4350 [12] = RCAR_GP_PIN(6, 12), /* AVB1_TD1 */
4351 [13] = RCAR_GP_PIN(6, 13), /* AVB1_TD0 */
4352 [14] = RCAR_GP_PIN(6, 14), /* AVB1_RD1*/
4353 [15] = RCAR_GP_PIN(6, 15), /* AVB1_RD0 */
4354 [16] = RCAR_GP_PIN(6, 16), /* AVB1_TD2 */
4355 [17] = RCAR_GP_PIN(6, 17), /* AVB1_RD2 */
4356 [18] = RCAR_GP_PIN(6, 18), /* AVB1_TD3 */
4357 [19] = RCAR_GP_PIN(6, 19), /* AVB1_RD3 */
4358 [20] = RCAR_GP_PIN(6, 20), /* AVB1_TXCREFCLK */
4359 [21] = SH_PFC_PIN_NONE,
4360 [22] = SH_PFC_PIN_NONE,
4361 [23] = SH_PFC_PIN_NONE,
4362 [24] = SH_PFC_PIN_NONE,
4363 [25] = SH_PFC_PIN_NONE,
4364 [26] = SH_PFC_PIN_NONE,
4365 [27] = SH_PFC_PIN_NONE,
4366 [28] = SH_PFC_PIN_NONE,
4367 [29] = SH_PFC_PIN_NONE,
4368 [30] = SH_PFC_PIN_NONE,
4369 [31] = SH_PFC_PIN_NONE,
4370 } },
4371 { PINMUX_BIAS_REG("PUEN7", 0xE60618C0, "PUD7", 0xE60618E0) {
4372 [ 0] = RCAR_GP_PIN(7, 0), /* AVB0_AVTP_PPS */
4373 [ 1] = RCAR_GP_PIN(7, 1), /* AVB0_AVTP_CAPTURE */
4374 [ 2] = RCAR_GP_PIN(7, 2), /* AVB0_AVTP_MATCH */
4375 [ 3] = RCAR_GP_PIN(7, 3), /* AVB0_TD3 */
4376 [ 4] = RCAR_GP_PIN(7, 4), /* AVB0_LINK */
4377 [ 5] = RCAR_GP_PIN(7, 5), /* AVB0_PHY_INT */
4378 [ 6] = RCAR_GP_PIN(7, 6), /* AVB0_TD2 */
4379 [ 7] = RCAR_GP_PIN(7, 7), /* AVB0_TD1 */
4380 [ 8] = RCAR_GP_PIN(7, 8), /* AVB0_RD3 */
4381 [ 9] = RCAR_GP_PIN(7, 9), /* AVB0_TXCREFCLK */
4382 [10] = RCAR_GP_PIN(7, 10), /* AVB0_MAGIC */
4383 [11] = RCAR_GP_PIN(7, 11), /* AVB0_TD0 */
4384 [12] = RCAR_GP_PIN(7, 12), /* AVB0_RD2 */
4385 [13] = RCAR_GP_PIN(7, 13), /* AVB0_MDC */
4386 [14] = RCAR_GP_PIN(7, 14), /* AVB0_MDIO */
4387 [15] = RCAR_GP_PIN(7, 15), /* AVB0_TXC */
4388 [16] = RCAR_GP_PIN(7, 16), /* AVB0_TX_CTL */
4389 [17] = RCAR_GP_PIN(7, 17), /* AVB0_RD1 */
4390 [18] = RCAR_GP_PIN(7, 18), /* AVB0_RD0 */
4391 [19] = RCAR_GP_PIN(7, 19), /* AVB0_RXC */
4392 [20] = RCAR_GP_PIN(7, 20), /* AVB0_RX_CTL */
4393 [21] = SH_PFC_PIN_NONE,
4394 [22] = SH_PFC_PIN_NONE,
4395 [23] = SH_PFC_PIN_NONE,
4396 [24] = SH_PFC_PIN_NONE,
4397 [25] = SH_PFC_PIN_NONE,
4398 [26] = SH_PFC_PIN_NONE,
4399 [27] = SH_PFC_PIN_NONE,
4400 [28] = SH_PFC_PIN_NONE,
4401 [29] = SH_PFC_PIN_NONE,
4402 [30] = SH_PFC_PIN_NONE,
4403 [31] = SH_PFC_PIN_NONE,
4404 } },
4405 { PINMUX_BIAS_REG("PUEN8", 0xE60680C0, "PUD8", 0xE60680E0) {
4406 [ 0] = RCAR_GP_PIN(8, 0), /* SCL0 */
4407 [ 1] = RCAR_GP_PIN(8, 1), /* SDA0 */
4408 [ 2] = RCAR_GP_PIN(8, 2), /* SCL1 */
4409 [ 3] = RCAR_GP_PIN(8, 3), /* SDA1 */
4410 [ 4] = RCAR_GP_PIN(8, 4), /* SCL2 */
4411 [ 5] = RCAR_GP_PIN(8, 5), /* SDA2 */
4412 [ 6] = RCAR_GP_PIN(8, 6), /* SCL3 */
4413 [ 7] = RCAR_GP_PIN(8, 7), /* SDA3 */
4414 [ 8] = RCAR_GP_PIN(8, 8), /* SCL4 */
4415 [ 9] = RCAR_GP_PIN(8, 9), /* SDA4 */
4416 [10] = RCAR_GP_PIN(8, 10), /* SCL5 */
4417 [11] = RCAR_GP_PIN(8, 11), /* SDA5 */
4418 [12] = RCAR_GP_PIN(8, 12), /* GP8_12 */
4419 [13] = RCAR_GP_PIN(8, 13), /* GP8_13 */
4420 [14] = SH_PFC_PIN_NONE,
4421 [15] = SH_PFC_PIN_NONE,
4422 [16] = SH_PFC_PIN_NONE,
4423 [17] = SH_PFC_PIN_NONE,
4424 [18] = SH_PFC_PIN_NONE,
4425 [19] = SH_PFC_PIN_NONE,
4426 [20] = SH_PFC_PIN_NONE,
4427 [21] = SH_PFC_PIN_NONE,
4428 [22] = SH_PFC_PIN_NONE,
4429 [23] = SH_PFC_PIN_NONE,
4430 [24] = SH_PFC_PIN_NONE,
4431 [25] = SH_PFC_PIN_NONE,
4432 [26] = SH_PFC_PIN_NONE,
4433 [27] = SH_PFC_PIN_NONE,
4434 [28] = SH_PFC_PIN_NONE,
4435 [29] = SH_PFC_PIN_NONE,
4436 [30] = SH_PFC_PIN_NONE,
4437 [31] = SH_PFC_PIN_NONE,
4438 } },
Marek Vasut8f07e8a2023-09-17 16:08:49 +02004439 { /* sentinel */ }
Hai Pham9a8aaa32023-02-28 22:37:03 +01004440};
4441
4442static const struct sh_pfc_soc_operations r8a779g0_pin_ops = {
4443 .pin_to_pocctrl = r8a779g0_pin_to_pocctrl,
4444 .get_bias = rcar_pinmux_get_bias,
4445 .set_bias = rcar_pinmux_set_bias,
4446};
4447
4448const struct sh_pfc_soc_info r8a779g0_pinmux_info = {
4449 .name = "r8a779g0_pfc",
4450 .ops = &r8a779g0_pin_ops,
4451 .unlock_reg = 0x1ff, /* PMMRn mask */
4452
4453 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
4454
4455 .pins = pinmux_pins,
4456 .nr_pins = ARRAY_SIZE(pinmux_pins),
4457 .groups = pinmux_groups,
4458 .nr_groups = ARRAY_SIZE(pinmux_groups),
4459 .functions = pinmux_functions,
4460 .nr_functions = ARRAY_SIZE(pinmux_functions),
4461
4462 .cfg_regs = pinmux_config_regs,
4463 .drive_regs = pinmux_drive_regs,
4464 .bias_regs = pinmux_bias_regs,
4465 .ioctrl_regs = pinmux_ioctrl_regs,
4466
4467 .pinmux_data = pinmux_data,
4468 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
4469};