Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 2 | /* |
Scott Wood | 3f53f1a | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 3 | * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010. |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 4 | */ |
| 5 | /* |
| 6 | * mpc8313epb board configuration file |
| 7 | */ |
| 8 | |
| 9 | #ifndef __CONFIG_H |
| 10 | #define __CONFIG_H |
| 11 | |
| 12 | /* |
| 13 | * High Level Configuration Options |
| 14 | */ |
| 15 | #define CONFIG_E300 1 |
Peter Tyser | 72f2d39 | 2009-05-22 17:23:25 -0500 | [diff] [blame] | 16 | #define CONFIG_MPC831x 1 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 17 | #define CONFIG_MPC8313 1 |
| 18 | #define CONFIG_MPC8313ERDB 1 |
| 19 | |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 20 | #ifdef CONFIG_NAND |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 21 | #define CONFIG_SPL_INIT_MINIMAL |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 22 | #define CONFIG_SPL_FLUSH_IMAGE |
| 23 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
| 24 | #define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND |
| 25 | |
| 26 | #ifdef CONFIG_SPL_BUILD |
| 27 | #define CONFIG_NS16550_MIN_FUNCTIONS |
| 28 | #endif |
| 29 | |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 30 | #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 |
| 31 | #define CONFIG_SPL_MAX_SIZE (4 * 1024) |
Benoît Thébaudeau | f018072 | 2013-04-11 09:35:49 +0000 | [diff] [blame] | 32 | #define CONFIG_SPL_PAD_TO 0x4000 |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 33 | |
Scott Wood | f60c06e | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 34 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) |
| 35 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 |
| 36 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 |
| 37 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 |
| 38 | #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 |
| 39 | #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000) |
| 40 | |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 41 | #ifdef CONFIG_SPL_BUILD |
Scott Wood | f60c06e | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 42 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 43 | #endif |
| 44 | |
| 45 | #endif /* CONFIG_NAND */ |
Scott Wood | f60c06e | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 46 | |
Scott Wood | f60c06e | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 47 | #ifndef CONFIG_SYS_MONITOR_BASE |
| 48 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
| 49 | #endif |
| 50 | |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 51 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Becky Bruce | dfe6e23 | 2010-06-17 11:37:18 -0500 | [diff] [blame] | 52 | #define CONFIG_FSL_ELBC 1 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 53 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 54 | /* |
| 55 | * On-board devices |
York Sun | 224069c | 2008-05-15 15:26:27 -0500 | [diff] [blame] | 56 | * |
| 57 | * TSEC1 is VSC switch |
| 58 | * TSEC2 is SoC TSEC |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 59 | */ |
| 60 | #define CONFIG_VSC7385_ENET |
York Sun | 224069c | 2008-05-15 15:26:27 -0500 | [diff] [blame] | 61 | #define CONFIG_TSEC2 |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 62 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 63 | #ifdef CONFIG_SYS_66MHZ |
Kim Phillips | ffc21c0 | 2007-04-25 12:34:38 -0500 | [diff] [blame] | 64 | #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 65 | #elif defined(CONFIG_SYS_33MHZ) |
Kim Phillips | ffc21c0 | 2007-04-25 12:34:38 -0500 | [diff] [blame] | 66 | #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 67 | #else |
| 68 | #error Unknown oscillator frequency. |
| 69 | #endif |
| 70 | |
| 71 | #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN |
| 72 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 73 | #define CONFIG_SYS_IMMR 0xE0000000 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 74 | |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 75 | #if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 76 | #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 77 | #endif |
| 78 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 79 | #define CONFIG_SYS_MEMTEST_START 0x00001000 |
| 80 | #define CONFIG_SYS_MEMTEST_END 0x07f00000 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 81 | |
| 82 | /* Early revs of this board will lock up hard when attempting |
| 83 | * to access the PMC registers, unless a JTAG debugger is |
| 84 | * connected, or some resistor modifications are made. |
| 85 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 86 | #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 87 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ |
| 89 | #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 90 | |
| 91 | /* |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 92 | * Device configurations |
| 93 | */ |
| 94 | |
| 95 | /* Vitesse 7385 */ |
| 96 | |
| 97 | #ifdef CONFIG_VSC7385_ENET |
| 98 | |
York Sun | 224069c | 2008-05-15 15:26:27 -0500 | [diff] [blame] | 99 | #define CONFIG_TSEC1 |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 100 | |
| 101 | /* The flash address and size of the VSC7385 firmware image */ |
| 102 | #define CONFIG_VSC7385_IMAGE 0xFE7FE000 |
| 103 | #define CONFIG_VSC7385_IMAGE_SIZE 8192 |
| 104 | |
| 105 | #endif |
| 106 | |
| 107 | /* |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 108 | * DDR Setup |
| 109 | */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 110 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE |
| 112 | #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 113 | |
| 114 | /* |
| 115 | * Manually set up DDR parameters, as this board does not |
| 116 | * seem to have the SPD connected to I2C. |
| 117 | */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 118 | #define CONFIG_SYS_DDR_SIZE 128 /* MB */ |
Joe Hershberger | 5ade390 | 2011-10-11 23:57:31 -0500 | [diff] [blame] | 119 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 120 | | CSCONFIG_ODT_RD_NEVER \ |
| 121 | | CSCONFIG_ODT_WR_ONLY_CURRENT \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 122 | | CSCONFIG_ROW_BIT_13 \ |
| 123 | | CSCONFIG_COL_BIT_10) |
Poonam Aggrwal | ff45284 | 2008-01-14 09:41:14 +0530 | [diff] [blame] | 124 | /* 0x80010102 */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 125 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 127 | #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ |
| 128 | | (0 << TIMING_CFG0_WRT_SHIFT) \ |
| 129 | | (0 << TIMING_CFG0_RRT_SHIFT) \ |
| 130 | | (0 << TIMING_CFG0_WWT_SHIFT) \ |
| 131 | | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ |
| 132 | | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ |
| 133 | | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ |
| 134 | | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 135 | /* 0x00220802 */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 136 | #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ |
| 137 | | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \ |
| 138 | | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ |
| 139 | | (5 << TIMING_CFG1_CASLAT_SHIFT) \ |
| 140 | | (10 << TIMING_CFG1_REFREC_SHIFT) \ |
| 141 | | (3 << TIMING_CFG1_WRREC_SHIFT) \ |
| 142 | | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ |
| 143 | | (2 << TIMING_CFG1_WRTORD_SHIFT)) |
Poonam Aggrwal | ff45284 | 2008-01-14 09:41:14 +0530 | [diff] [blame] | 144 | /* 0x3835a322 */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 145 | #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ |
| 146 | | (5 << TIMING_CFG2_CPO_SHIFT) \ |
| 147 | | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ |
| 148 | | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ |
| 149 | | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ |
| 150 | | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ |
| 151 | | (6 << TIMING_CFG2_FOUR_ACT_SHIFT)) |
Poonam Aggrwal | ff45284 | 2008-01-14 09:41:14 +0530 | [diff] [blame] | 152 | /* 0x129048c6 */ /* P9-45,may need tuning */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 153 | #define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \ |
| 154 | | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) |
Poonam Aggrwal | ff45284 | 2008-01-14 09:41:14 +0530 | [diff] [blame] | 155 | /* 0x05100500 */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 156 | #if defined(CONFIG_DDR_2T_TIMING) |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 157 | #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \ |
Kim Phillips | 3b9c20f | 2007-08-16 22:52:48 -0500 | [diff] [blame] | 158 | | SDRAM_CFG_SDRAM_TYPE_DDR2 \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 159 | | SDRAM_CFG_DBW_32 \ |
| 160 | | SDRAM_CFG_2T_EN) |
| 161 | /* 0x43088000 */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 162 | #else |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 163 | #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \ |
Kim Phillips | 3b9c20f | 2007-08-16 22:52:48 -0500 | [diff] [blame] | 164 | | SDRAM_CFG_SDRAM_TYPE_DDR2 \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 165 | | SDRAM_CFG_DBW_32) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 166 | /* 0x43080000 */ |
| 167 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_SDRAM_CFG2 0x00401000 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 169 | /* set burst length to 8 for 32-bit data path */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 170 | #define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \ |
| 171 | | (0x0632 << SDRAM_MODE_SD_SHIFT)) |
Poonam Aggrwal | ff45284 | 2008-01-14 09:41:14 +0530 | [diff] [blame] | 172 | /* 0x44480632 */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 173 | #define CONFIG_SYS_DDR_MODE_2 0x8000C000 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 174 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 176 | /*0x02000000*/ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 177 | #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 178 | | DDRCDR_PZ_NOMZ \ |
| 179 | | DDRCDR_NZ_NOMZ \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 180 | | DDRCDR_M_ODR) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 181 | |
| 182 | /* |
| 183 | * FLASH on the Local Bus |
| 184 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 186 | #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 187 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 188 | |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 189 | #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 190 | | BR_PS_16 /* 16 bit port */ \ |
| 191 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 192 | | BR_V) /* valid */ |
| 193 | #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 194 | | OR_GPCM_XACS \ |
| 195 | | OR_GPCM_SCY_9 \ |
| 196 | | OR_GPCM_EHTR \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 197 | | OR_GPCM_EAD) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 198 | /* 0xFF006FF7 TODO SLOW 16 MB flash size */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 199 | /* window base at flash base */ |
| 200 | #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 201 | /* 16 MB window size */ |
| 202 | #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 203 | |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 204 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 205 | #define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 206 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 208 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 209 | |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 210 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \ |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 211 | !defined(CONFIG_SPL_BUILD) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_RAMBOOT |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 213 | #endif |
| 214 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 216 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ |
| 217 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 218 | |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 219 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 220 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 222 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ |
Kevin Hao | 349a015 | 2016-07-08 11:25:14 +0800 | [diff] [blame] | 224 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 225 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 226 | |
| 227 | /* |
| 228 | * Local Bus LCRR and LBCR regs |
| 229 | */ |
Kim Phillips | 328040a | 2009-09-25 18:19:44 -0500 | [diff] [blame] | 230 | #define CONFIG_SYS_LCRR_EADC LCRR_EADC_1 |
| 231 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 232 | #define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \ |
| 233 | | (0xFF << LBCR_BMT_SHIFT) \ |
| 234 | | 0xF) /* 0x0004ff0f */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 235 | |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 236 | /* LB refresh timer prescal, 266MHz/32 */ |
| 237 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 238 | |
Miquel Raynal | 1f1ae15 | 2018-08-16 17:30:07 +0200 | [diff] [blame] | 239 | /* drivers/mtd/nand/raw/nand.c */ |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 240 | #if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_NAND_BASE 0xFFF00000 |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 242 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 243 | #define CONFIG_SYS_NAND_BASE 0xE2800000 |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 244 | #endif |
| 245 | |
Scott Wood | 3f53f1a | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 246 | #define CONFIG_MTD_PARTITION |
Scott Wood | 3f53f1a | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 247 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Scott Wood | b7dac21 | 2008-06-26 14:06:52 -0500 | [diff] [blame] | 249 | #define CONFIG_NAND_FSL_ELBC 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 250 | #define CONFIG_SYS_NAND_BLOCK_SIZE 16384 |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 251 | #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 252 | |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 253 | #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 254 | | BR_DECC_CHK_GEN /* Use HW ECC */ \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 255 | | BR_PS_8 /* 8 bit port */ \ |
Wolfgang Denk | 4892339 | 2007-05-16 01:16:53 +0200 | [diff] [blame] | 256 | | BR_MS_FCM /* MSEL = FCM */ \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 257 | | BR_V) /* valid */ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 258 | #define CONFIG_SYS_NAND_OR_PRELIM \ |
| 259 | (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 260 | | OR_FCM_CSCT \ |
| 261 | | OR_FCM_CST \ |
| 262 | | OR_FCM_CHT \ |
| 263 | | OR_FCM_SCY_1 \ |
| 264 | | OR_FCM_TRLX \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 265 | | OR_FCM_EHTR) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 266 | /* 0xFFFF8396 */ |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 267 | |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 268 | #ifdef CONFIG_NAND |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 269 | #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM |
| 270 | #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM |
| 271 | #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM |
| 272 | #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 273 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 274 | #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM |
| 275 | #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM |
| 276 | #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM |
| 277 | #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 278 | #endif |
| 279 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 281 | #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 282 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 283 | #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM |
| 284 | #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 285 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 286 | /* local bus write LED / read status buffer (BCSR) mapping */ |
| 287 | #define CONFIG_SYS_BCSR_ADDR 0xFA000000 |
| 288 | #define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */ |
| 289 | /* map at 0xFA000000 on LCS3 */ |
| 290 | #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \ |
| 291 | | BR_PS_8 /* 8 bit port */ \ |
| 292 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 293 | | BR_V) /* valid */ |
| 294 | /* 0xFA000801 */ |
| 295 | #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \ |
| 296 | | OR_GPCM_CSNT \ |
| 297 | | OR_GPCM_ACS_DIV2 \ |
| 298 | | OR_GPCM_XACS \ |
| 299 | | OR_GPCM_SCY_15 \ |
| 300 | | OR_GPCM_TRLX_SET \ |
| 301 | | OR_GPCM_EHTR_SET \ |
| 302 | | OR_GPCM_EAD) |
| 303 | /* 0xFFFF8FF7 */ |
| 304 | #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR |
| 305 | #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 306 | |
| 307 | /* Vitesse 7385 */ |
| 308 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 309 | #ifdef CONFIG_VSC7385_ENET |
| 310 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 311 | /* VSC7385 Base address on LCS2 */ |
| 312 | #define CONFIG_SYS_VSC7385_BASE 0xF0000000 |
| 313 | #define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */ |
| 314 | |
| 315 | #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \ |
| 316 | | BR_PS_8 /* 8 bit port */ \ |
| 317 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 318 | | BR_V) /* valid */ |
| 319 | #define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \ |
| 320 | | OR_GPCM_CSNT \ |
| 321 | | OR_GPCM_XACS \ |
| 322 | | OR_GPCM_SCY_15 \ |
| 323 | | OR_GPCM_SETA \ |
| 324 | | OR_GPCM_TRLX_SET \ |
| 325 | | OR_GPCM_EHTR_SET \ |
| 326 | | OR_GPCM_EAD) |
| 327 | /* 0xFFFE09FF */ |
| 328 | |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 329 | /* Access window base at VSC7385 base */ |
| 330 | #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 331 | #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 332 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 333 | #endif |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 334 | |
Joe Hershberger | 37dabcc | 2011-11-11 15:55:38 -0600 | [diff] [blame] | 335 | #define CONFIG_MPC83XX_GPIO 1 |
Joe Hershberger | 37dabcc | 2011-11-11 15:55:38 -0600 | [diff] [blame] | 336 | |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 337 | /* |
| 338 | * Serial Port |
| 339 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 340 | #define CONFIG_SYS_NS16550_SERIAL |
| 341 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 342 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 343 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 344 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
| 345 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 346 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 347 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 348 | |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 349 | /* I2C */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 350 | #define CONFIG_SYS_I2C |
| 351 | #define CONFIG_SYS_I2C_FSL |
| 352 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 353 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 354 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 355 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
| 356 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 357 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
| 358 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 359 | |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 360 | /* |
| 361 | * General PCI |
| 362 | * Addresses are mapped 1-1. |
| 363 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 364 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 365 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 366 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
| 367 | #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 |
| 368 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
| 369 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ |
| 370 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 371 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 |
| 372 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 373 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 374 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 375 | |
| 376 | /* |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 377 | * TSEC |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 378 | */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 379 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 380 | #define CONFIG_GMII /* MII PHY management */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 381 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 382 | #ifdef CONFIG_TSEC1 |
| 383 | #define CONFIG_HAS_ETH0 |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 384 | #define CONFIG_TSEC1_NAME "TSEC0" |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 385 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 386 | #define TSEC1_PHY_ADDR 0x1c |
| 387 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 388 | #define TSEC1_PHYIDX 0 |
| 389 | #endif |
| 390 | |
| 391 | #ifdef CONFIG_TSEC2 |
| 392 | #define CONFIG_HAS_ETH1 |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 393 | #define CONFIG_TSEC2_NAME "TSEC1" |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 394 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 395 | #define TSEC2_PHY_ADDR 4 |
| 396 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 397 | #define TSEC2_PHYIDX 0 |
| 398 | #endif |
| 399 | |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 400 | /* Options are: TSEC[0-1] */ |
| 401 | #define CONFIG_ETHPRIME "TSEC1" |
| 402 | |
| 403 | /* |
| 404 | * Configure on-board RTC |
| 405 | */ |
| 406 | #define CONFIG_RTC_DS1337 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 407 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 408 | |
| 409 | /* |
| 410 | * Environment |
| 411 | */ |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 412 | #if defined(CONFIG_NAND) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 413 | #define CONFIG_ENV_OFFSET (512 * 1024) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 414 | #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 415 | #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE |
| 416 | #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE |
| 417 | #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4) |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 418 | #define CONFIG_ENV_OFFSET_REDUND \ |
| 419 | (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 420 | #elif !defined(CONFIG_SYS_RAMBOOT) |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 421 | #define CONFIG_ENV_ADDR \ |
| 422 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 423 | #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ |
| 424 | #define CONFIG_ENV_SIZE 0x2000 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 425 | |
| 426 | /* Address and size of Redundant Environment Sector */ |
| 427 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 428 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 429 | #define CONFIG_ENV_SIZE 0x2000 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 430 | #endif |
| 431 | |
| 432 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 433 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 434 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 435 | /* |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 436 | * BOOTP options |
| 437 | */ |
| 438 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 439 | |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 440 | /* |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 441 | * Command line configuration. |
| 442 | */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 443 | |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 444 | /* |
| 445 | * Miscellaneous configurable options |
| 446 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 447 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 448 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 449 | |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 450 | /* Boot Argument Buffer Size */ |
| 451 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 452 | |
| 453 | /* |
| 454 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 455 | * have to be in the first 256 MB of memory, since this is |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 456 | * the maximum mapped by the Linux kernel during initialization. |
| 457 | */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 458 | /* Initial Memory map for Linux*/ |
| 459 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
Kevin Hao | 9c74796 | 2016-07-08 11:25:15 +0800 | [diff] [blame] | 460 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 461 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 462 | #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 463 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 464 | #ifdef CONFIG_SYS_66MHZ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 465 | |
| 466 | /* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */ |
| 467 | /* 0x62040000 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 468 | #define CONFIG_SYS_HRCW_LOW (\ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 469 | 0x20000000 /* reserved, must be set */ |\ |
| 470 | HRCWL_DDRCM |\ |
| 471 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 472 | HRCWL_DDR_TO_SCB_CLK_2X1 |\ |
| 473 | HRCWL_CSB_TO_CLKIN_2X1 |\ |
| 474 | HRCWL_CORE_TO_CSB_2X1) |
| 475 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 476 | #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2) |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 477 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 478 | #elif defined(CONFIG_SYS_33MHZ) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 479 | |
| 480 | /* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */ |
| 481 | /* 0x65040000 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 482 | #define CONFIG_SYS_HRCW_LOW (\ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 483 | 0x20000000 /* reserved, must be set */ |\ |
| 484 | HRCWL_DDRCM |\ |
| 485 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 486 | HRCWL_DDR_TO_SCB_CLK_2X1 |\ |
| 487 | HRCWL_CSB_TO_CLKIN_5X1 |\ |
| 488 | HRCWL_CORE_TO_CSB_2X1) |
| 489 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 490 | #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5) |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 491 | |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 492 | #endif |
| 493 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 494 | #define CONFIG_SYS_HRCW_HIGH_BASE (\ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 495 | HRCWH_PCI_HOST |\ |
| 496 | HRCWH_PCI1_ARBITER_ENABLE |\ |
| 497 | HRCWH_CORE_ENABLE |\ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 498 | HRCWH_BOOTSEQ_DISABLE |\ |
| 499 | HRCWH_SW_WATCHDOG_DISABLE |\ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 500 | HRCWH_TSEC1M_IN_RGMII |\ |
| 501 | HRCWH_TSEC2M_IN_RGMII |\ |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 502 | HRCWH_BIG_ENDIAN) |
| 503 | |
Scott Wood | 488af0d | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 504 | #ifdef CONFIG_NAND |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 505 | #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ |
Wolfgang Denk | 74e0dde | 2008-08-14 14:41:06 +0200 | [diff] [blame] | 506 | HRCWH_FROM_0XFFF00100 |\ |
| 507 | HRCWH_ROM_LOC_NAND_SP_8BIT |\ |
| 508 | HRCWH_RL_EXT_NAND) |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 509 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 510 | #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ |
Wolfgang Denk | 74e0dde | 2008-08-14 14:41:06 +0200 | [diff] [blame] | 511 | HRCWH_FROM_0X00000100 |\ |
| 512 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 513 | HRCWH_RL_EXT_LEGACY) |
Scott Wood | b71689b | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 514 | #endif |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 515 | |
| 516 | /* System IO Config */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 517 | #define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */ |
Joe Hershberger | 37dabcc | 2011-11-11 15:55:38 -0600 | [diff] [blame] | 518 | /* Enable Internal USB Phy and GPIO on LCD Connector */ |
| 519 | #define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 520 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 521 | #define CONFIG_SYS_HID0_INIT 0x000000000 |
| 522 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ |
Kim Phillips | f3c7cd9 | 2010-04-20 19:37:54 -0500 | [diff] [blame] | 523 | HID0_ENABLE_INSTRUCTION_CACHE | \ |
| 524 | HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 525 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 526 | #define CONFIG_SYS_HID2 HID2_HBE |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 527 | |
Becky Bruce | 03ea1be | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 528 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
| 529 | |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 530 | /* DDR @ 0x00000000 */ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 531 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW) |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 532 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ |
| 533 | | BATU_BL_256M \ |
| 534 | | BATU_VS \ |
| 535 | | BATU_VP) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 536 | |
| 537 | /* PCI @ 0x80000000 */ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 538 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW) |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 539 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ |
| 540 | | BATU_BL_256M \ |
| 541 | | BATU_VS \ |
| 542 | | BATU_VP) |
| 543 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 544 | | BATL_PP_RW \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 545 | | BATL_CACHEINHIBIT \ |
| 546 | | BATL_GUARDEDSTORAGE) |
| 547 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ |
| 548 | | BATU_BL_256M \ |
| 549 | | BATU_VS \ |
| 550 | | BATU_VP) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 551 | |
| 552 | /* PCI2 not supported on 8313 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 553 | #define CONFIG_SYS_IBAT3L (0) |
| 554 | #define CONFIG_SYS_IBAT3U (0) |
| 555 | #define CONFIG_SYS_IBAT4L (0) |
| 556 | #define CONFIG_SYS_IBAT4U (0) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 557 | |
| 558 | /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 559 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 560 | | BATL_PP_RW \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 561 | | BATL_CACHEINHIBIT \ |
| 562 | | BATL_GUARDEDSTORAGE) |
| 563 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ |
| 564 | | BATU_BL_256M \ |
| 565 | | BATU_VS \ |
| 566 | | BATU_VP) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 567 | |
| 568 | /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 569 | #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 570 | #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 571 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 572 | #define CONFIG_SYS_IBAT7L (0) |
| 573 | #define CONFIG_SYS_IBAT7U (0) |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 574 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 575 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 576 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
| 577 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 578 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
| 579 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 580 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
| 581 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 582 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
| 583 | #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L |
| 584 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U |
| 585 | #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L |
| 586 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
| 587 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
| 588 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
| 589 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
| 590 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 591 | |
| 592 | /* |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 593 | * Environment Configuration |
| 594 | */ |
| 595 | #define CONFIG_ENV_OVERWRITE |
| 596 | |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 597 | #define CONFIG_NETDEV "eth1" |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 598 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 599 | #define CONFIG_HOSTNAME "mpc8313erdb" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 600 | #define CONFIG_ROOTPATH "/nfs/root/path" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 601 | #define CONFIG_BOOTFILE "uImage" |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 602 | /* U-Boot image on TFTP server */ |
| 603 | #define CONFIG_UBOOTPATH "u-boot.bin" |
| 604 | #define CONFIG_FDTFILE "mpc8313erdb.dtb" |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 605 | |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 606 | /* default location for tftp and bootm */ |
| 607 | #define CONFIG_LOADADDR 800000 |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 608 | |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 609 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 610 | "netdev=" CONFIG_NETDEV "\0" \ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 611 | "ethprime=TSEC1\0" \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 612 | "uboot=" CONFIG_UBOOTPATH "\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 613 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 614 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 615 | " +$filesize; " \ |
| 616 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 617 | " +$filesize; " \ |
| 618 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 619 | " $filesize; " \ |
| 620 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 621 | " +$filesize; " \ |
| 622 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 623 | " $filesize\0" \ |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 624 | "fdtaddr=780000\0" \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 625 | "fdtfile=" CONFIG_FDTFILE "\0" \ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 626 | "console=ttyS0\0" \ |
| 627 | "setbootargs=setenv bootargs " \ |
| 628 | "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 629 | "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ |
Joe Hershberger | b263cae | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 630 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\ |
| 631 | "$netdev:off " \ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 632 | "root=$rootdev rw console=$console,$baudrate $othbootargs\0" |
| 633 | |
| 634 | #define CONFIG_NFSBOOTCOMMAND \ |
| 635 | "setenv rootdev /dev/nfs;" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 636 | "run setbootargs;" \ |
| 637 | "run setipargs;" \ |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 638 | "tftp $loadaddr $bootfile;" \ |
| 639 | "tftp $fdtaddr $fdtfile;" \ |
| 640 | "bootm $loadaddr - $fdtaddr" |
| 641 | |
| 642 | #define CONFIG_RAMBOOTCOMMAND \ |
| 643 | "setenv rootdev /dev/ram;" \ |
| 644 | "run setbootargs;" \ |
| 645 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 646 | "tftp $loadaddr $bootfile;" \ |
| 647 | "tftp $fdtaddr $fdtfile;" \ |
| 648 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 649 | |
Scott Wood | 865b8ae | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 650 | #endif /* __CONFIG_H */ |