blob: 8261f4811cc251e68d36cd4ef2f265fdbd8a85c2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew99b037a2008-01-14 17:43:33 -06002/*
3 * Configuation settings for the Freescale MCF52277 EVB board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew99b037a2008-01-14 17:43:33 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M52277EVB_H
14#define _M52277EVB_H
15
Simon Glassfb64e362020-05-10 11:40:09 -060016#include <linux/stringify.h>
17
TsiChungLiew99b037a2008-01-14 17:43:33 -060018/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
TsiChungLiew99b037a2008-01-14 17:43:33 -060022
TsiChungLiew99b037a2008-01-14 17:43:33 -060023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew99b037a2008-01-14 17:43:33 -060025
26#undef CONFIG_WATCHDOG
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
30/*
31 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiew99b037a2008-01-14 17:43:33 -060034
Mario Six790d8442018-03-28 14:38:20 +020035#define CONFIG_HOSTNAME "M52277EVB"
TsiChung Liew39966e32008-10-21 15:37:02 +000036#define CONFIG_SYS_UBOOT_END 0x3FFFF
37#define CONFIG_SYS_LOAD_ADDR2 0x40010007
38#ifdef CONFIG_SYS_STMICRO_BOOT
39/* ST Micro serial flash */
TsiChungLiew99b037a2008-01-14 17:43:33 -060040#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020041 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000042 "loadaddr=0x40010000\0" \
43 "uboot=u-boot.bin\0" \
44 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020045 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060046 "upd=run load; run prog\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000047 "prog=sf probe 0:2 10000 1;" \
48 "sf erase 0 30000;" \
49 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060050 "save\0" \
51 ""
TsiChung Liew39966e32008-10-21 15:37:02 +000052#endif
53#ifdef CONFIG_SYS_SPANSION_BOOT
54#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020055 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000056 "loadaddr=0x40010000\0" \
57 "uboot=u-boot.bin\0" \
58 "load=loadb ${loadaddr} ${baudrate}\0" \
59 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020060 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
61 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
62 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
63 __stringify(CONFIG_SYS_UBOOT_END) ";" \
64 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew39966e32008-10-21 15:37:02 +000065 " ${filesize}; save\0" \
66 "updsbf=run loadsbf; run progsbf\0" \
67 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020068 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000069 "progsbf=sf probe 0:2 10000 1;" \
70 "sf erase 0 30000;" \
71 "sf write ${loadaddr} 0 30000;" \
72 ""
73#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -060074
TsiChungLiew99b037a2008-01-14 17:43:33 -060075/* LCD */
76#ifdef CONFIG_CMD_BMP
TsiChungLiew99b037a2008-01-14 17:43:33 -060077#define CONFIG_SPLASH_SCREEN
78#define CONFIG_LCD_LOGO
79#define CONFIG_SHARP_LQ035Q7DH06
80#endif
81
82/* USB */
83#ifdef CONFIG_CMD_USB
TsiChung Liew39966e32008-10-21 15:37:02 +000084#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew99b037a2008-01-14 17:43:33 -060086#endif
87
88/* Realtime clock */
89#define CONFIG_MCFRTC
90#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew99b037a2008-01-14 17:43:33 -060092
93/* Timer */
94#define CONFIG_MCFTMR
TsiChungLiew99b037a2008-01-14 17:43:33 -060095
96/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +020097#define CONFIG_SYS_I2C
98#define CONFIG_SYS_I2C_FSL
99#define CONFIG_SYS_FSL_I2C_SPEED 80000
100#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
101#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liew39966e32008-10-21 15:37:02 +0000102#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
103
104/* DSPI and Serial Flash */
105#define CONFIG_CF_DSPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000106#define CONFIG_SYS_SBFHDR_SIZE 0x7
TsiChungLiew99b037a2008-01-14 17:43:33 -0600107
108/* Input, PCI, Flexbus, and VCO */
109#define CONFIG_EXTRA_CLOCK
110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600112
TsiChung Liew39966e32008-10-21 15:37:02 +0000113#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600114
TsiChung Liew39966e32008-10-21 15:37:02 +0000115#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600118
119/*
120 * Low Level Configuration Settings
121 * (address mappings, register initial values, etc.)
122 * You should know what you are doing if you make changes here.
123 */
124
TsiChung Liew39966e32008-10-21 15:37:02 +0000125/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600126 * Definitions for initial stack pointer and data area (in DPRAM)
127 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200129#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liew39966e32008-10-21 15:37:02 +0000130#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200131#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liew39966e32008-10-21 15:37:02 +0000132#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200133#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600134
TsiChung Liew39966e32008-10-21 15:37:02 +0000135/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600136 * Start addresses for the final memory configuration
137 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew99b037a2008-01-14 17:43:33 -0600139 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_SDRAM_BASE 0x40000000
141#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
142#define CONFIG_SYS_SDRAM_CFG1 0x43711630
143#define CONFIG_SYS_SDRAM_CFG2 0x56670000
144#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
145#define CONFIG_SYS_SDRAM_EMOD 0x81810000
146#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liew39966e32008-10-21 15:37:02 +0000147#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew99b037a2008-01-14 17:43:33 -0600148
TsiChung Liew39966e32008-10-21 15:37:02 +0000149#ifdef CONFIG_CF_SBF
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200150# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew39966e32008-10-21 15:37:02 +0000151#else
152# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
153#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
155#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
156#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600157
158/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000160#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600161
TsiChung Liew39966e32008-10-21 15:37:02 +0000162/*
163 * Configuration for environment
Jason Jin319ac6d2011-10-27 15:44:52 +0800164 * Environment is not embedded in u-boot. First time runing may have env
165 * crc error warning if there is no correct environment on the flash.
TsiChungLiew99b037a2008-01-14 17:43:33 -0600166 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000167#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew99b037a2008-01-14 17:43:33 -0600168
169/*-----------------------------------------------------------------------
170 * FLASH organization
171 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000172#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000173# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800174# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000175#endif
176#ifdef CONFIG_SYS_SPANSION_BOOT
177# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
178# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000179#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000182# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
184# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
185# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
186# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liew39966e32008-10-21 15:37:02 +0000188# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew99b037a2008-01-14 17:43:33 -0600189#endif
190
angelo@sysam.it6312a952015-03-29 22:54:16 +0200191#define LDS_BOARD_TEXT \
192 arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
193 arch/m68k/lib/built-in.o (.text*)
194
TsiChungLiew99b037a2008-01-14 17:43:33 -0600195/*
196 * This is setting for JFFS2 support in u-boot.
197 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
198 */
199#ifdef CONFIG_CMD_JFFS2
200# define CONFIG_JFFS2_DEV "nor0"
201# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600203#endif
204
205/*-----------------------------------------------------------------------
206 * Cache Configuration
207 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000208#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew99b037a2008-01-14 17:43:33 -0600209
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600210#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200211 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600212#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200213 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600214#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
215#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
216 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
217 CF_ACR_EN | CF_ACR_SM_ALL)
218#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
219 CF_CACR_DISD | CF_CACR_INVI | \
220 CF_CACR_CEIB | CF_CACR_DCM | \
221 CF_CACR_EUSP)
222
TsiChungLiew99b037a2008-01-14 17:43:33 -0600223/*-----------------------------------------------------------------------
224 * Memory bank definitions
225 */
226/*
227 * CS0 - NOR Flash
228 * CS1 - Available
229 * CS2 - Available
230 * CS3 - Available
231 * CS4 - Available
232 * CS5 - Available
233 */
234
TsiChung Liew39966e32008-10-21 15:37:02 +0000235#ifdef CONFIG_CF_SBF
236#define CONFIG_SYS_CS0_BASE 0x04000000
237#define CONFIG_SYS_CS0_MASK 0x00FF0001
238#define CONFIG_SYS_CS0_CTRL 0x00001FA0
239#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_CS0_BASE 0x00000000
241#define CONFIG_SYS_CS0_MASK 0x00FF0001
242#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liew39966e32008-10-21 15:37:02 +0000243#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600244
245#endif /* _M52277EVB_H */