blob: bfbb06c008559a71cf15902cafd2da4b7932b615 [file] [log] [blame]
TsiChungLiew99b037a2008-01-14 17:43:33 -06001/*
2 * Configuation settings for the Freescale MCF52277 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * board/config.h - configuration options, board specific
28 */
29
30#ifndef _M52277EVB_H
31#define _M52277EVB_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37#define CONFIG_MCF5227x /* define processor family */
38#define CONFIG_M52277 /* define processor type */
39#define CONFIG_M52277EVB /* M52277EVB board */
40
TsiChungLiew99b037a2008-01-14 17:43:33 -060041#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew39966e32008-10-21 15:37:02 +000043#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
TsiChungLiew99b037a2008-01-14 17:43:33 -060045
46#undef CONFIG_WATCHDOG
47
48#define CONFIG_TIMESTAMP /* Print image info with timestamp */
49
50/*
51 * BOOTP options
52 */
53#define CONFIG_BOOTP_BOOTFILESIZE
54#define CONFIG_BOOTP_BOOTPATH
55#define CONFIG_BOOTP_GATEWAY
56#define CONFIG_BOOTP_HOSTNAME
57
58/* Command line configuration */
59#include <config_cmd_default.h>
60
61#define CONFIG_CMD_CACHE
62#define CONFIG_CMD_DATE
63#define CONFIG_CMD_ELF
64#define CONFIG_CMD_FLASH
65#define CONFIG_CMD_I2C
66#define CONFIG_CMD_JFFS2
67#define CONFIG_CMD_LOADB
68#define CONFIG_CMD_LOADS
69#define CONFIG_CMD_MEMORY
70#define CONFIG_CMD_MISC
71#undef CONFIG_CMD_NET
Jason Jin47e71002011-08-19 10:09:57 +080072#undef CONFIG_CMD_NFS
TsiChungLiew99b037a2008-01-14 17:43:33 -060073#define CONFIG_CMD_REGINFO
74#undef CONFIG_CMD_USB
75#undef CONFIG_CMD_BMP
TsiChung Liew39966e32008-10-21 15:37:02 +000076#define CONFIG_CMD_SPI
77#define CONFIG_CMD_SF
TsiChungLiew99b037a2008-01-14 17:43:33 -060078
TsiChung Liew39966e32008-10-21 15:37:02 +000079#define CONFIG_HOSTNAME M52277EVB
80#define CONFIG_SYS_UBOOT_END 0x3FFFF
81#define CONFIG_SYS_LOAD_ADDR2 0x40010007
82#ifdef CONFIG_SYS_STMICRO_BOOT
83/* ST Micro serial flash */
TsiChungLiew99b037a2008-01-14 17:43:33 -060084#define CONFIG_EXTRA_ENV_SETTINGS \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085 "inpclk=" MK_STR(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000086 "loadaddr=0x40010000\0" \
87 "uboot=u-boot.bin\0" \
88 "load=loadb ${loadaddr} ${baudrate};" \
89 "loadb " MK_STR(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060090 "upd=run load; run prog\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000091 "prog=sf probe 0:2 10000 1;" \
92 "sf erase 0 30000;" \
93 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060094 "save\0" \
95 ""
TsiChung Liew39966e32008-10-21 15:37:02 +000096#endif
97#ifdef CONFIG_SYS_SPANSION_BOOT
98#define CONFIG_EXTRA_ENV_SETTINGS \
99 "inpclk=" MK_STR(CONFIG_SYS_INPUT_CLKSRC) "\0" \
100 "loadaddr=0x40010000\0" \
101 "uboot=u-boot.bin\0" \
102 "load=loadb ${loadaddr} ${baudrate}\0" \
103 "upd=run load; run prog\0" \
104 "prog=prot off " MK_STR(CONFIG_SYS_FLASH_BASE) \
105 " " MK_STR(CONFIG_SYS_UBOOT_END) ";" \
106 "era " MK_STR(CONFIG_SYS_FLASH_BASE) " " \
107 MK_STR(CONFIG_SYS_UBOOT_END) ";" \
108 "cp.b ${loadaddr} " MK_STR(CONFIG_SYS_FLASH_BASE) \
109 " ${filesize}; save\0" \
110 "updsbf=run loadsbf; run progsbf\0" \
111 "loadsbf=loadb ${loadaddr} ${baudrate};" \
112 "loadb " MK_STR(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
113 "progsbf=sf probe 0:2 10000 1;" \
114 "sf erase 0 30000;" \
115 "sf write ${loadaddr} 0 30000;" \
116 ""
117#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600118
TsiChung Liew39966e32008-10-21 15:37:02 +0000119#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600120/* LCD */
121#ifdef CONFIG_CMD_BMP
122#define CONFIG_LCD
123#define CONFIG_SPLASH_SCREEN
124#define CONFIG_LCD_LOGO
125#define CONFIG_SHARP_LQ035Q7DH06
126#endif
127
128/* USB */
129#ifdef CONFIG_CMD_USB
130#define CONFIG_USB_EHCI
131#define CONFIG_USB_STORAGE
132#define CONFIG_DOS_PARTITION
133#define CONFIG_MAC_PARTITION
134#define CONFIG_ISO_PARTITION
TsiChung Liew39966e32008-10-21 15:37:02 +0000135#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew99b037a2008-01-14 17:43:33 -0600137#endif
138
139/* Realtime clock */
140#define CONFIG_MCFRTC
141#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600143
144/* Timer */
145#define CONFIG_MCFTMR
146#undef CONFIG_MCFPIT
147
148/* I2c */
149#define CONFIG_FSL_I2C
150#define CONFIG_HARD_I2C /* I2C with hardware support */
151#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_I2C_SPEED 80000 /* I2C speed and slave address */
153#define CONFIG_SYS_I2C_SLAVE 0x7F
154#define CONFIG_SYS_I2C_OFFSET 0x58000
TsiChung Liew39966e32008-10-21 15:37:02 +0000155#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
156
157/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000158#define CONFIG_CF_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000159#define CONFIG_CF_DSPI
160#define CONFIG_HARD_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000161#define CONFIG_SYS_SBFHDR_SIZE 0x7
162#ifdef CONFIG_CMD_SPI
163# define CONFIG_SYS_DSPI_CS2
164# define CONFIG_SPI_FLASH
165# define CONFIG_SPI_FLASH_STMICRO
166
TsiChung Liewa424ba22009-06-30 14:18:29 +0000167# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
168 DSPI_CTAR_PCSSCK_1CLK | \
169 DSPI_CTAR_PASC(0) | \
170 DSPI_CTAR_PDT(0) | \
171 DSPI_CTAR_CSSCK(0) | \
172 DSPI_CTAR_ASC(0) | \
173 DSPI_CTAR_DT(1))
TsiChung Liew39966e32008-10-21 15:37:02 +0000174#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600175
176/* Input, PCI, Flexbus, and VCO */
177#define CONFIG_EXTRA_CLOCK
178
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600180
TsiChung Liew39966e32008-10-21 15:37:02 +0000181#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600182
TsiChung Liew39966e32008-10-21 15:37:02 +0000183#define CONFIG_SYS_PROMPT "-> "
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600185
186#if defined(CONFIG_CMD_KGDB)
TsiChung Liew39966e32008-10-21 15:37:02 +0000187#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600188#else
TsiChung Liew39966e32008-10-21 15:37:02 +0000189#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600190#endif
TsiChung Liew39966e32008-10-21 15:37:02 +0000191#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
192#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
193#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600194
TsiChung Liew39966e32008-10-21 15:37:02 +0000195#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600196
TsiChung Liew39966e32008-10-21 15:37:02 +0000197#define CONFIG_SYS_HZ 1000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600200
201/*
202 * Low Level Configuration Settings
203 * (address mappings, register initial values, etc.)
204 * You should know what you are doing if you make changes here.
205 */
206
TsiChung Liew39966e32008-10-21 15:37:02 +0000207/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600208 * Definitions for initial stack pointer and data area (in DPRAM)
209 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200211#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liew39966e32008-10-21 15:37:02 +0000212#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200213#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liew39966e32008-10-21 15:37:02 +0000214#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200215#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600216
TsiChung Liew39966e32008-10-21 15:37:02 +0000217/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600218 * Start addresses for the final memory configuration
219 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew99b037a2008-01-14 17:43:33 -0600221 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_SDRAM_BASE 0x40000000
223#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
224#define CONFIG_SYS_SDRAM_CFG1 0x43711630
225#define CONFIG_SYS_SDRAM_CFG2 0x56670000
226#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
227#define CONFIG_SYS_SDRAM_EMOD 0x81810000
228#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liew39966e32008-10-21 15:37:02 +0000229#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew99b037a2008-01-14 17:43:33 -0600230
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
232#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600233
TsiChung Liew39966e32008-10-21 15:37:02 +0000234#ifdef CONFIG_CF_SBF
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200235# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew39966e32008-10-21 15:37:02 +0000236#else
237# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
238#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
240#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
241#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600242
243/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000245#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600246
TsiChung Liew39966e32008-10-21 15:37:02 +0000247/*
248 * Configuration for environment
Jason Jin319ac6d2011-10-27 15:44:52 +0800249 * Environment is not embedded in u-boot. First time runing may have env
250 * crc error warning if there is no correct environment on the flash.
TsiChungLiew99b037a2008-01-14 17:43:33 -0600251 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000252#ifdef CONFIG_CF_SBF
253# define CONFIG_ENV_IS_IN_SPI_FLASH
254# define CONFIG_ENV_SPI_CS 2
255#else
256# define CONFIG_ENV_IS_IN_FLASH 1
257#endif
258#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew99b037a2008-01-14 17:43:33 -0600259
260/*-----------------------------------------------------------------------
261 * FLASH organization
262 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000263#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000264# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800265# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000266# define CONFIG_ENV_OFFSET 0x30000
267# define CONFIG_ENV_SIZE 0x1000
268# define CONFIG_ENV_SECT_SIZE 0x10000
269#endif
270#ifdef CONFIG_SYS_SPANSION_BOOT
271# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
272# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800273# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liew39966e32008-10-21 15:37:02 +0000274# define CONFIG_ENV_SIZE 0x1000
275# define CONFIG_ENV_SECT_SIZE 0x8000
276#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600277
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_FLASH_CFI
279#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200280# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000281# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
282# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
284# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
285# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
286# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
287# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
288# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liew39966e32008-10-21 15:37:02 +0000289# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew99b037a2008-01-14 17:43:33 -0600290#endif
291
292/*
293 * This is setting for JFFS2 support in u-boot.
294 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
295 */
296#ifdef CONFIG_CMD_JFFS2
297# define CONFIG_JFFS2_DEV "nor0"
298# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600300#endif
301
302/*-----------------------------------------------------------------------
303 * Cache Configuration
304 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000305#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew99b037a2008-01-14 17:43:33 -0600306
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600307#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200308 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600309#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200310 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600311#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
312#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
313 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
314 CF_ACR_EN | CF_ACR_SM_ALL)
315#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
316 CF_CACR_DISD | CF_CACR_INVI | \
317 CF_CACR_CEIB | CF_CACR_DCM | \
318 CF_CACR_EUSP)
319
TsiChungLiew99b037a2008-01-14 17:43:33 -0600320/*-----------------------------------------------------------------------
321 * Memory bank definitions
322 */
323/*
324 * CS0 - NOR Flash
325 * CS1 - Available
326 * CS2 - Available
327 * CS3 - Available
328 * CS4 - Available
329 * CS5 - Available
330 */
331
TsiChung Liew39966e32008-10-21 15:37:02 +0000332#ifdef CONFIG_CF_SBF
333#define CONFIG_SYS_CS0_BASE 0x04000000
334#define CONFIG_SYS_CS0_MASK 0x00FF0001
335#define CONFIG_SYS_CS0_CTRL 0x00001FA0
336#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_CS0_BASE 0x00000000
338#define CONFIG_SYS_CS0_MASK 0x00FF0001
339#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liew39966e32008-10-21 15:37:02 +0000340#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600341
342#endif /* _M52277EVB_H */