Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 1 | /* |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 2 | * Copyright 2004, 2007 Freescale Semiconductor. |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 3 | * |
| 4 | * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com> |
| 5 | * |
| 6 | * See file CREDITS for list of people who contributed to this |
| 7 | * project. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | |
| 25 | #include <common.h> |
| 26 | #include <pci.h> |
| 27 | #include <asm/processor.h> |
Jon Loeliger | c378bae | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 28 | #include <asm/mmu.h> |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 29 | #include <asm/immap_85xx.h> |
Kumar Gala | 9bbd643 | 2009-04-02 13:22:48 -0500 | [diff] [blame] | 30 | #include <asm/fsl_pci.h> |
Jon Loeliger | c378bae | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 31 | #include <asm/fsl_ddr_sdram.h> |
Jon Loeliger | de9737d | 2008-03-04 10:03:03 -0600 | [diff] [blame] | 32 | #include <spd_sdram.h> |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 33 | #include <miiphy.h> |
Kumar Gala | d28ced3 | 2007-11-29 00:11:44 -0600 | [diff] [blame] | 34 | #include <libfdt.h> |
| 35 | #include <fdt_support.h> |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 36 | |
| 37 | #include "../common/cadmus.h" |
| 38 | #include "../common/eeprom.h" |
Matthew McClintock | aa6dd06 | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 39 | #include "../common/via.h" |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 40 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 41 | DECLARE_GLOBAL_DATA_PTR; |
| 42 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 43 | void local_bus_init(void); |
| 44 | void sdram_init(void); |
| 45 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 46 | int checkboard (void) |
| 47 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 48 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 49 | volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 50 | |
| 51 | /* PCI slot in USER bits CSR[6:7] by convention. */ |
| 52 | uint pci_slot = get_pci_slot (); |
| 53 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 54 | uint cpu_board_rev = get_cpu_board_revision (); |
| 55 | |
| 56 | printf ("Board: CDS Version 0x%02x, PCI Slot %d\n", |
| 57 | get_board_version (), pci_slot); |
| 58 | |
| 59 | printf ("CPU Board Revision %d.%d (0x%04x)\n", |
| 60 | MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev), |
| 61 | MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 62 | /* |
| 63 | * Initialize local bus. |
| 64 | */ |
| 65 | local_bus_init (); |
| 66 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 67 | /* |
| 68 | * Hack TSEC 3 and 4 IO voltages. |
| 69 | */ |
| 70 | gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */ |
| 71 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 72 | ecm->eedr = 0xffffffff; /* clear ecm errors */ |
| 73 | ecm->eeer = 0xffffffff; /* enable ecm errors */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 74 | return 0; |
| 75 | } |
| 76 | |
Becky Bruce | bd99ae7 | 2008-06-09 16:03:40 -0500 | [diff] [blame] | 77 | phys_size_t |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 78 | initdram(int board_type) |
| 79 | { |
| 80 | long dram_size = 0; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 81 | |
| 82 | puts("Initializing\n"); |
| 83 | |
| 84 | #if defined(CONFIG_DDR_DLL) |
| 85 | { |
| 86 | /* |
| 87 | * Work around to stabilize DDR DLL MSYNC_IN. |
| 88 | * Errata DDR9 seems to have been fixed. |
| 89 | * This is now the workaround for Errata DDR11: |
| 90 | * Override DLL = 1, Course Adj = 1, Tap Select = 0 |
| 91 | */ |
| 92 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 93 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 94 | |
| 95 | gur->ddrdllcr = 0x81000000; |
| 96 | asm("sync;isync;msync"); |
| 97 | udelay(200); |
| 98 | } |
| 99 | #endif |
Jon Loeliger | c378bae | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 100 | |
| 101 | dram_size = fsl_ddr_sdram(); |
| 102 | dram_size = setup_ddr_tlbs(dram_size / 0x100000); |
| 103 | dram_size *= 0x100000; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 104 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 105 | /* |
| 106 | * SDRAM Initialization |
| 107 | */ |
| 108 | sdram_init(); |
| 109 | |
| 110 | puts(" DDR: "); |
| 111 | return dram_size; |
| 112 | } |
| 113 | |
| 114 | /* |
| 115 | * Initialize Local Bus |
| 116 | */ |
| 117 | void |
| 118 | local_bus_init(void) |
| 119 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 121 | volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 122 | |
| 123 | uint clkdiv; |
| 124 | uint lbc_hz; |
| 125 | sys_info_t sysinfo; |
| 126 | |
| 127 | get_sys_info(&sysinfo); |
Trent Piepho | 1b560ac | 2008-12-03 15:16:34 -0800 | [diff] [blame] | 128 | clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 129 | lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv; |
| 130 | |
| 131 | gur->lbiuiplldcr1 = 0x00078080; |
| 132 | if (clkdiv == 16) { |
| 133 | gur->lbiuiplldcr0 = 0x7c0f1bf0; |
| 134 | } else if (clkdiv == 8) { |
| 135 | gur->lbiuiplldcr0 = 0x6c0f1bf0; |
| 136 | } else if (clkdiv == 4) { |
| 137 | gur->lbiuiplldcr0 = 0x5c0f1bf0; |
| 138 | } |
| 139 | |
| 140 | lbc->lcrr |= 0x00030000; |
| 141 | |
| 142 | asm("sync;isync;msync"); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 143 | |
| 144 | lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */ |
| 145 | lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 146 | } |
| 147 | |
| 148 | /* |
| 149 | * Initialize SDRAM memory on the Local Bus. |
| 150 | */ |
| 151 | void |
| 152 | sdram_init(void) |
| 153 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 154 | #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM) |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 155 | |
| 156 | uint idx; |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR); |
| 158 | uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 159 | uint cpu_board_rev; |
| 160 | uint lsdmr_common; |
| 161 | |
| 162 | puts(" SDRAM: "); |
| 163 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n"); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 165 | |
| 166 | /* |
| 167 | * Setup SDRAM Base and Option Registers |
| 168 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | lbc->or2 = CONFIG_SYS_OR2_PRELIM; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 170 | asm("msync"); |
| 171 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | lbc->br2 = CONFIG_SYS_BR2_PRELIM; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 173 | asm("msync"); |
| 174 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | lbc->lbcr = CONFIG_SYS_LBC_LBCR; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 176 | asm("msync"); |
| 177 | |
| 178 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | lbc->lsrt = CONFIG_SYS_LBC_LSRT; |
| 180 | lbc->mrtpr = CONFIG_SYS_LBC_MRTPR; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 181 | asm("msync"); |
| 182 | |
| 183 | /* |
| 184 | * MPC8548 uses "new" 15-16 style addressing. |
| 185 | */ |
| 186 | cpu_board_rev = get_cpu_board_revision(); |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON; |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 188 | lsdmr_common |= LSDMR_BSMA1516; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 189 | |
| 190 | /* |
| 191 | * Issue PRECHARGE ALL command. |
| 192 | */ |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 193 | lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 194 | asm("sync;msync"); |
| 195 | *sdram_addr = 0xff; |
| 196 | ppcDcbf((unsigned long) sdram_addr); |
| 197 | udelay(100); |
| 198 | |
| 199 | /* |
| 200 | * Issue 8 AUTO REFRESH commands. |
| 201 | */ |
| 202 | for (idx = 0; idx < 8; idx++) { |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 203 | lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 204 | asm("sync;msync"); |
| 205 | *sdram_addr = 0xff; |
| 206 | ppcDcbf((unsigned long) sdram_addr); |
| 207 | udelay(100); |
| 208 | } |
| 209 | |
| 210 | /* |
| 211 | * Issue 8 MODE-set command. |
| 212 | */ |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 213 | lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 214 | asm("sync;msync"); |
| 215 | *sdram_addr = 0xff; |
| 216 | ppcDcbf((unsigned long) sdram_addr); |
| 217 | udelay(100); |
| 218 | |
| 219 | /* |
| 220 | * Issue NORMAL OP command. |
| 221 | */ |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 222 | lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 223 | asm("sync;msync"); |
| 224 | *sdram_addr = 0xff; |
| 225 | ppcDcbf((unsigned long) sdram_addr); |
| 226 | udelay(200); /* Overkill. Must wait > 200 bus cycles */ |
| 227 | |
| 228 | #endif /* enable SDRAM init */ |
| 229 | } |
| 230 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 231 | #if defined(CONFIG_PCI) || defined(CONFIG_PCI1) |
Matthew McClintock | aa6dd06 | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 232 | /* For some reason the Tundra PCI bridge shows up on itself as a |
| 233 | * different device. Work around that by refusing to configure it. |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 234 | */ |
Matthew McClintock | aa6dd06 | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 235 | void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { } |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 236 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 237 | static struct pci_config_table pci_mpc85xxcds_config_table[] = { |
Matthew McClintock | aa6dd06 | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 238 | {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}}, |
Randy Vinson | 1dfd6d9 | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 239 | {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}}, |
| 240 | {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1, |
Andy Fleming | dcd580b | 2007-02-24 01:08:13 -0600 | [diff] [blame] | 241 | mpc85xx_config_via_usbide, {0,0,0}}, |
Randy Vinson | 1dfd6d9 | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 242 | {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2, |
| 243 | mpc85xx_config_via_usb, {0,0,0}}, |
| 244 | {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3, |
| 245 | mpc85xx_config_via_usb2, {0,0,0}}, |
| 246 | {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5, |
Andy Fleming | dcd580b | 2007-02-24 01:08:13 -0600 | [diff] [blame] | 247 | mpc85xx_config_via_power, {0,0,0}}, |
Randy Vinson | 1dfd6d9 | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 248 | {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6, |
| 249 | mpc85xx_config_via_ac97, {0,0,0}}, |
Andy Fleming | dcd580b | 2007-02-24 01:08:13 -0600 | [diff] [blame] | 250 | {}, |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 251 | }; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 252 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 253 | static struct pci_controller pci1_hose = { |
| 254 | config_table: pci_mpc85xxcds_config_table}; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 255 | #endif /* CONFIG_PCI */ |
| 256 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 257 | #ifdef CONFIG_PCI2 |
| 258 | static struct pci_controller pci2_hose; |
| 259 | #endif /* CONFIG_PCI2 */ |
| 260 | |
| 261 | #ifdef CONFIG_PCIE1 |
| 262 | static struct pci_controller pcie1_hose; |
| 263 | #endif /* CONFIG_PCIE1 */ |
| 264 | |
| 265 | int first_free_busno=0; |
| 266 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 267 | void |
| 268 | pci_init_board(void) |
| 269 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 270 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 271 | uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19; |
| 272 | uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16; |
| 273 | |
| 274 | |
| 275 | #ifdef CONFIG_PCI1 |
| 276 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 277 | volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 278 | struct pci_controller *hose = &pci1_hose; |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 279 | struct pci_region *r = hose->regions; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 280 | |
| 281 | uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */ |
| 282 | uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */ |
| 283 | uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */ |
| 284 | |
Kumar Gala | 666ced1 | 2009-09-02 09:03:08 -0500 | [diff] [blame] | 285 | uint pci_agent = is_fsl_pci_agent(LAW_TRGT_IF_PCI_1, host_agent); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 286 | |
| 287 | uint pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */ |
| 288 | |
| 289 | if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) { |
| 290 | printf (" PCI: %d bit, %s MHz, %s, %s, %s\n", |
| 291 | (pci_32) ? 32 : 64, |
| 292 | (pci_speed == 33333000) ? "33" : |
| 293 | (pci_speed == 66666000) ? "66" : "unknown", |
| 294 | pci_clk_sel ? "sync" : "async", |
| 295 | pci_agent ? "agent" : "host", |
| 296 | pci_arb ? "arbiter" : "external-arbiter" |
| 297 | ); |
| 298 | |
Ed Swarthout | f66cbc8 | 2007-08-21 09:38:59 -0500 | [diff] [blame] | 299 | /* outbound memory */ |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 300 | pci_set_region(r++, |
Kumar Gala | 3fe8087 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 301 | CONFIG_SYS_PCI1_MEM_BUS, |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 302 | CONFIG_SYS_PCI1_MEM_PHYS, |
| 303 | CONFIG_SYS_PCI1_MEM_SIZE, |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 304 | PCI_REGION_MEM); |
| 305 | |
| 306 | /* outbound io */ |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 307 | pci_set_region(r++, |
Kumar Gala | 64bb6d1 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 308 | CONFIG_SYS_PCI1_IO_BUS, |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 309 | CONFIG_SYS_PCI1_IO_PHYS, |
| 310 | CONFIG_SYS_PCI1_IO_SIZE, |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 311 | PCI_REGION_IO); |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 312 | hose->region_count = r - hose->regions; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 313 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 314 | hose->first_busno=first_free_busno; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 315 | |
Kumar Gala | 65e198d | 2009-08-03 20:44:55 -0500 | [diff] [blame] | 316 | fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 317 | first_free_busno=hose->last_busno+1; |
| 318 | printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno); |
| 319 | #ifdef CONFIG_PCIX_CHECK |
Peter Tyser | af7c3e3 | 2008-12-01 13:47:12 -0600 | [diff] [blame] | 320 | if (!(gur->pordevsr & MPC85xx_PORDEVSR_PCI1)) { |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 321 | /* PCI-X init */ |
| 322 | if (CONFIG_SYS_CLK_FREQ < 66000000) |
| 323 | printf("PCI-X will only work at 66 MHz\n"); |
| 324 | |
| 325 | reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ |
| 326 | | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E; |
| 327 | pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16); |
| 328 | } |
| 329 | #endif |
| 330 | } else { |
| 331 | printf (" PCI: disabled\n"); |
| 332 | } |
| 333 | } |
| 334 | #else |
| 335 | gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */ |
| 336 | #endif |
| 337 | |
| 338 | #ifdef CONFIG_PCI2 |
| 339 | { |
| 340 | uint pci2_clk_sel = gur->porpllsr & 0x4000; /* PORPLLSR[17] */ |
| 341 | uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */ |
| 342 | if (pci_dual) { |
| 343 | printf (" PCI2: 32 bit, 66 MHz, %s\n", |
| 344 | pci2_clk_sel ? "sync" : "async"); |
| 345 | } else { |
| 346 | printf (" PCI2: disabled\n"); |
| 347 | } |
| 348 | } |
| 349 | #else |
| 350 | gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable */ |
| 351 | #endif /* CONFIG_PCI2 */ |
| 352 | |
| 353 | #ifdef CONFIG_PCIE1 |
| 354 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 355 | volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 356 | struct pci_controller *hose = &pcie1_hose; |
Kumar Gala | 666ced1 | 2009-09-02 09:03:08 -0500 | [diff] [blame] | 357 | int pcie_ep = is_fsl_pci_agent(LAW_TRGT_IF_PCIE_1, host_agent); |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 358 | struct pci_region *r = hose->regions; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 359 | |
Kumar Gala | 666ced1 | 2009-09-02 09:03:08 -0500 | [diff] [blame] | 360 | int pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 361 | |
| 362 | if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){ |
| 363 | printf ("\n PCIE connected to slot as %s (base address %x)", |
| 364 | pcie_ep ? "End Point" : "Root Complex", |
| 365 | (uint)pci); |
| 366 | |
| 367 | if (pci->pme_msg_det) { |
| 368 | pci->pme_msg_det = 0xffffffff; |
| 369 | debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det); |
| 370 | } |
| 371 | printf ("\n"); |
| 372 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 373 | /* outbound memory */ |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 374 | pci_set_region(r++, |
Kumar Gala | 3fe8087 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 375 | CONFIG_SYS_PCIE1_MEM_BUS, |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 376 | CONFIG_SYS_PCIE1_MEM_PHYS, |
| 377 | CONFIG_SYS_PCIE1_MEM_SIZE, |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 378 | PCI_REGION_MEM); |
| 379 | |
| 380 | /* outbound io */ |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 381 | pci_set_region(r++, |
Kumar Gala | 64bb6d1 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 382 | CONFIG_SYS_PCIE1_IO_BUS, |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 383 | CONFIG_SYS_PCIE1_IO_PHYS, |
| 384 | CONFIG_SYS_PCIE1_IO_SIZE, |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 385 | PCI_REGION_IO); |
| 386 | |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 387 | hose->region_count = r - hose->regions; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 388 | |
| 389 | hose->first_busno=first_free_busno; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 390 | |
Kumar Gala | 65e198d | 2009-08-03 20:44:55 -0500 | [diff] [blame] | 391 | fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 392 | printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno); |
| 393 | |
| 394 | first_free_busno=hose->last_busno+1; |
| 395 | |
| 396 | } else { |
| 397 | printf (" PCIE: disabled\n"); |
| 398 | } |
| 399 | } |
| 400 | #else |
| 401 | gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 402 | #endif |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 403 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 404 | } |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 405 | |
| 406 | int last_stage_init(void) |
| 407 | { |
Jon Loeliger | 249688a | 2006-10-20 15:54:34 -0500 | [diff] [blame] | 408 | unsigned short temp; |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 409 | |
| 410 | /* Change the resistors for the PHY */ |
| 411 | /* This is needed to get the RGMII working for the 1.3+ |
| 412 | * CDS cards */ |
| 413 | if (get_board_version() == 0x13) { |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 414 | miiphy_write(CONFIG_TSEC1_NAME, |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 415 | TSEC1_PHY_ADDR, 29, 18); |
| 416 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 417 | miiphy_read(CONFIG_TSEC1_NAME, |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 418 | TSEC1_PHY_ADDR, 30, &temp); |
| 419 | |
| 420 | temp = (temp & 0xf03f); |
| 421 | temp |= 2 << 9; /* 36 ohm */ |
| 422 | temp |= 2 << 6; /* 39 ohm */ |
| 423 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 424 | miiphy_write(CONFIG_TSEC1_NAME, |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 425 | TSEC1_PHY_ADDR, 30, temp); |
| 426 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 427 | miiphy_write(CONFIG_TSEC1_NAME, |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 428 | TSEC1_PHY_ADDR, 29, 3); |
| 429 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 430 | miiphy_write(CONFIG_TSEC1_NAME, |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 431 | TSEC1_PHY_ADDR, 30, 0x8000); |
| 432 | } |
| 433 | |
| 434 | return 0; |
| 435 | } |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 436 | |
| 437 | |
Kumar Gala | d28ced3 | 2007-11-29 00:11:44 -0600 | [diff] [blame] | 438 | #if defined(CONFIG_OF_BOARD_SETUP) |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 439 | void ft_pci_setup(void *blob, bd_t *bd) |
| 440 | { |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 441 | #ifdef CONFIG_PCI1 |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 442 | ft_fsl_pci_setup(blob, "pci0", &pci1_hose); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 443 | #endif |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 444 | #ifdef CONFIG_PCIE1 |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 445 | ft_fsl_pci_setup(blob, "pci1", &pcie1_hose); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 446 | #endif |
| 447 | } |
| 448 | #endif |