blob: f771369c9423c12846225d2d96a10712b4a21f6c [file] [log] [blame]
Jagan Teki0c160292018-08-02 19:54:26 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
Jagan Teki0c160292018-08-02 19:54:26 +05307#include <clk-uclass.h>
8#include <dm.h>
9#include <errno.h>
Samuel Holland12e3faa2021-09-12 11:48:43 -050010#include <clk/sunxi.h>
Jagan Teki0c160292018-08-02 19:54:26 +053011#include <dt-bindings/clock/sun5i-ccu.h>
12#include <dt-bindings/reset/sun5i-ccu.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060013#include <linux/bitops.h>
Jagan Teki0c160292018-08-02 19:54:26 +053014
15static struct ccu_clk_gate a10s_gates[] = {
16 [CLK_AHB_OTG] = GATE(0x060, BIT(0)),
17 [CLK_AHB_EHCI] = GATE(0x060, BIT(1)),
18 [CLK_AHB_OHCI] = GATE(0x060, BIT(2)),
Andre Przywaraddf33c12019-01-29 15:54:09 +000019 [CLK_AHB_MMC0] = GATE(0x060, BIT(8)),
20 [CLK_AHB_MMC1] = GATE(0x060, BIT(9)),
21 [CLK_AHB_MMC2] = GATE(0x060, BIT(10)),
Samuel Hollanda0f27ba2023-01-22 16:06:31 -060022 [CLK_AHB_NAND] = GATE(0x060, BIT(13)),
Jagan Tekif4b29f42019-02-28 00:26:49 +053023 [CLK_AHB_EMAC] = GATE(0x060, BIT(17)),
Jagan Tekibc123132019-02-27 20:02:06 +053024 [CLK_AHB_SPI0] = GATE(0x060, BIT(20)),
25 [CLK_AHB_SPI1] = GATE(0x060, BIT(21)),
26 [CLK_AHB_SPI2] = GATE(0x060, BIT(22)),
Jagan Teki0c160292018-08-02 19:54:26 +053027
Andre Przywara3e9aa0b2022-05-04 22:10:28 +010028 [CLK_APB0_PIO] = GATE(0x068, BIT(5)),
29
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050030 [CLK_APB1_I2C0] = GATE(0x06c, BIT(0)),
31 [CLK_APB1_I2C1] = GATE(0x06c, BIT(1)),
32 [CLK_APB1_I2C2] = GATE(0x06c, BIT(2)),
Jagan Teki8cf08ea2018-12-30 21:29:24 +053033 [CLK_APB1_UART0] = GATE(0x06c, BIT(16)),
34 [CLK_APB1_UART1] = GATE(0x06c, BIT(17)),
35 [CLK_APB1_UART2] = GATE(0x06c, BIT(18)),
36 [CLK_APB1_UART3] = GATE(0x06c, BIT(19)),
37
Samuel Hollanda0f27ba2023-01-22 16:06:31 -060038 [CLK_NAND] = GATE(0x080, BIT(31)),
Jagan Tekibc123132019-02-27 20:02:06 +053039 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
40 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
41 [CLK_SPI2] = GATE(0x0a8, BIT(31)),
42
Jagan Teki0c160292018-08-02 19:54:26 +053043 [CLK_USB_OHCI] = GATE(0x0cc, BIT(6)),
44 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
45 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
46};
47
48static struct ccu_reset a10s_resets[] = {
49 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
50 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
51};
52
Samuel Holland751c6c62022-05-09 00:29:34 -050053const struct ccu_desc a10s_ccu_desc = {
Jagan Teki0c160292018-08-02 19:54:26 +053054 .gates = a10s_gates,
55 .resets = a10s_resets,
Samuel Holland84436502022-05-09 00:29:31 -050056 .num_gates = ARRAY_SIZE(a10s_gates),
57 .num_resets = ARRAY_SIZE(a10s_resets),
Jagan Teki0c160292018-08-02 19:54:26 +053058};