blob: 221ca328b72eaba3af550648235d1dcfc191611a [file] [log] [blame]
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -05001/*
2 * WindRiver SBC8349 U-Boot configuration file.
3 * Copyright (c) 2006, 2007 Wind River Systems, Inc.
4 *
5 * Paul Gortmaker <paul.gortmaker@windriver.com>
6 * Based on the MPC8349EMDS config.
7 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -05009 */
10
11/*
12 * sbc8349 board configuration file.
13 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050018/*
19 * High Level Configuration Options
20 */
21#define CONFIG_E300 1 /* E300 Family */
Peter Tyser72f2d392009-05-22 17:23:25 -050022#define CONFIG_MPC834x 1 /* MPC834x family */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050023#define CONFIG_MPC8349 1 /* MPC8349 specific */
24#define CONFIG_SBC8349 1 /* WRS SBC8349 board specific */
25
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0xFF800000
27
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050028/* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
29#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
30
Paul Gortmaker0aaee142009-08-21 16:21:58 -050031/*
32 * The default if PCI isn't enabled, or if no PCI clk setting is given
33 * is 66MHz; this is what the board defaults to when the PCI slot is
34 * physically empty. The board will automatically (i.e w/o jumpers)
35 * clock down to 33MHz if you insert a 33MHz PCI card.
36 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020037#ifdef CONFIG_PCI_33M
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050038#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
Paul Gortmaker0aaee142009-08-21 16:21:58 -050039#else /* 66M */
40#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050041#endif
42
43#ifndef CONFIG_SYS_CLK_FREQ
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020044#ifdef CONFIG_PCI_33M
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050045#define CONFIG_SYS_CLK_FREQ 33000000
46#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
Paul Gortmaker0aaee142009-08-21 16:21:58 -050047#else /* 66M */
48#define CONFIG_SYS_CLK_FREQ 66000000
49#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050050#endif
51#endif
52
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050053#undef CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
54
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_IMMR 0xE0000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050056
Joe Hershberger10c26172011-10-11 23:57:25 -050057#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
59#define CONFIG_SYS_MEMTEST_END 0x00100000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050060
61/*
62 * DDR Setup
63 */
64#undef CONFIG_DDR_ECC /* only for ECC DDR module */
65#undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
66#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
Joe Hershberger10c26172011-10-11 23:57:25 -050067#define CONFIG_SYS_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050068
69/*
70 * 32-bit data path mode.
71 *
72 * Please note that using this mode for devices with the real density of 64-bit
73 * effectively reduces the amount of available memory due to the effect of
74 * wrapping around while translating address to row/columns, for example in the
75 * 256MB module the upper 128MB get aliased with contents of the lower
76 * 128MB); normally this define should be used for devices with real 32-bit
77 * data path.
78 */
79#undef CONFIG_DDR_32BIT
80
Joe Hershberger10c26172011-10-11 23:57:25 -050081#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
83#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
84#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050085 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
86#define CONFIG_DDR_2T_TIMING
87
88#if defined(CONFIG_SPD_EEPROM)
89/*
90 * Determine DDR configuration from I2C interface.
91 */
92#define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */
93
94#else
95/*
96 * Manually set up DDR parameters
97 * NB: manual DDR setup untested on sbc834x
98 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershberger5ade3902011-10-11 23:57:31 -0500100#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger10c26172011-10-11 23:57:25 -0500101 | CSCONFIG_ROW_BIT_13 \
102 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_DDR_TIMING_1 0x36332321
104#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger10c26172011-10-11 23:57:25 -0500105#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500107
108#if defined(CONFIG_DDR_32BIT)
109/* set burst length to 8 for 32-bit data path */
Joe Hershberger10c26172011-10-11 23:57:25 -0500110 /* DLL,normal,seq,4/2.5, 8 burst len */
111#define CONFIG_SYS_DDR_MODE 0x00000023
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500112#else
113/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger10c26172011-10-11 23:57:25 -0500114 /* DLL,normal,seq,4/2.5, 4 burst len */
115#define CONFIG_SYS_DDR_MODE 0x00000022
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500116#endif
117#endif
118
119/*
120 * SDRAM on the Local Bus
121 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500122#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
123#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500124
125/*
126 * FLASH on the Local Bus
127 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500128#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
129#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
131#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
132/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500133
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500134#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
135 | BR_PS_16 /* 16 bit port */ \
136 | BR_MS_GPCM /* MSEL = GPCM */ \
137 | BR_V) /* valid */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500138
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500139#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
140 | OR_GPCM_XAM \
141 | OR_GPCM_CSNT \
142 | OR_GPCM_ACS_DIV2 \
143 | OR_GPCM_XACS \
144 | OR_GPCM_SCY_15 \
145 | OR_GPCM_TRLX_SET \
146 | OR_GPCM_EHTR_SET \
147 | OR_GPCM_EAD)
148 /* 0xFF806FF7 */
149
Joe Hershberger10c26172011-10-11 23:57:25 -0500150 /* window base at flash base */
151#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500152#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500153
Joe Hershberger10c26172011-10-11 23:57:25 -0500154#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
155#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#undef CONFIG_SYS_FLASH_CHECKSUM
158#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
159#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500160
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200161#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
164#define CONFIG_SYS_RAMBOOT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500165#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#undef CONFIG_SYS_RAMBOOT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500167#endif
168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger10c26172011-10-11 23:57:25 -0500170 /* Initial RAM address */
171#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000
172 /* Size of used area in RAM*/
173#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500174
Joe Hershberger10c26172011-10-11 23:57:25 -0500175#define CONFIG_SYS_GBL_DATA_OFFSET \
176 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500178
Joe Hershberger10c26172011-10-11 23:57:25 -0500179#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500180#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500181
182/*
183 * Local Bus LCRR and LBCR regs
184 * LCRR: DLL bypass, Clock divider is 4
185 * External Local Bus rate is
186 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
187 */
Kim Phillips328040a2009-09-25 18:19:44 -0500188#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
189#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_LBC_LBCR 0x00000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500193
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#ifdef CONFIG_SYS_LB_SDRAM
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500195/* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
196/*
197 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500199 *
200 * For BR2, need:
201 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
202 * port-size = 32-bits = BR2[19:20] = 11
203 * no parity checking = BR2[21:22] = 00
204 * SDRAM for MSEL = BR2[24:26] = 011
205 * Valid = BR[31] = 1
206 *
207 * 0 4 8 12 16 20 24 28
208 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500209 */
210
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500211#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
212 | BR_PS_32 \
213 | BR_MS_SDRAM \
214 | BR_V)
215 /* 0xF0001861 */
216#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
217#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500218
219/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500221 *
222 * For OR2, need:
223 * 64MB mask for AM, OR2[0:7] = 1111 1100
224 * XAM, OR2[17:18] = 11
225 * 9 columns OR2[19-21] = 010
226 * 13 rows OR2[23-25] = 100
227 * EAD set for extra time OR[31] = 1
228 *
229 * 0 4 8 12 16 20 24 28
230 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
231 */
232
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500233#define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
234 | OR_SDRAM_XAM \
235 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
236 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
237 | OR_SDRAM_EAD)
238 /* 0xFC006901 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500239
Joe Hershberger10c26172011-10-11 23:57:25 -0500240 /* LB sdram refresh timer, about 6us */
241#define CONFIG_SYS_LBC_LSRT 0x32000000
242 /* LB refresh timer prescal, 266MHz/32 */
243#define CONFIG_SYS_LBC_MRTPR 0x20000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500244
Joe Hershberger10c26172011-10-11 23:57:25 -0500245#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
246 | LSDMR_BSMA1516 \
247 | LSDMR_RFCR8 \
248 | LSDMR_PRETOACT6 \
249 | LSDMR_ACTTORW3 \
250 | LSDMR_BL8 \
251 | LSDMR_WRC3 \
252 | LSDMR_CL3)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500253
254/*
255 * SDRAM Controller configuration sequence.
256 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500257#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
258#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
259#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
260#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
261#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500262#endif
263
264/*
265 * Serial Port
266 */
267#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_NS16550_SERIAL
269#define CONFIG_SYS_NS16550_REG_SIZE 1
270#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500271
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger10c26172011-10-11 23:57:25 -0500273 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500274
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
276#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500277
Kim Phillipsf3c14782007-02-27 18:41:08 -0600278#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500279#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500280
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500281/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200282#define CONFIG_SYS_I2C
283#define CONFIG_SYS_I2C_FSL
284#define CONFIG_SYS_FSL_I2C_SPEED 400000
285#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
286#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
287#define CONFIG_SYS_FSL_I2C2_SPEED 400000
288#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
289#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
290#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69}, {1, 0x69} }
Paul Gortmaker04684f72009-10-02 18:54:20 -0400291/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500292
293/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger10c26172011-10-11 23:57:25 -0500295#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger10c26172011-10-11 23:57:25 -0500297#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500298
299/*
300 * General PCI
301 * Addresses are mapped 1-1.
302 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
304#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
305#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
306#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
307#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
308#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger10c26172011-10-11 23:57:25 -0500309#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
310#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
311#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500312
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
314#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
315#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
316#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
317#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
318#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger10c26172011-10-11 23:57:25 -0500319#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
320#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
321#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500322
323#if defined(CONFIG_PCI)
324
325#define PCI_64BIT
326#define PCI_ONE_PCI1
327#if defined(PCI_64BIT)
328#undef PCI_ALL_PCI1
329#undef PCI_TWO_PCI1
330#undef PCI_ONE_PCI1
331#endif
332
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500333#define CONFIG_PCI_PNP /* do pci plug-and-play */
334
335#undef CONFIG_EEPRO100
336#undef CONFIG_TULIP
337
338#if !defined(CONFIG_PCI_PNP)
339 #define PCI_ENET0_IOADDR 0xFIXME
340 #define PCI_ENET0_MEMADDR 0xFIXME
341 #define PCI_IDSEL_NUMBER 0xFIXME
342#endif
343
344#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500346
347#endif /* CONFIG_PCI */
348
349/*
350 * TSEC configuration
351 */
352#define CONFIG_TSEC_ENET /* TSEC ethernet support */
353
354#if defined(CONFIG_TSEC_ENET)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500355
Kim Phillips177e58f2007-05-16 16:52:19 -0500356#define CONFIG_TSEC1 1
357#define CONFIG_TSEC1_NAME "TSEC0"
358#define CONFIG_TSEC2 1
359#define CONFIG_TSEC2_NAME "TSEC1"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500360#define CONFIG_PHY_BCM5421S 1
361#define TSEC1_PHY_ADDR 0x19
362#define TSEC2_PHY_ADDR 0x1a
363#define TSEC1_PHYIDX 0
364#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500365#define TSEC1_FLAGS TSEC_GIGABIT
366#define TSEC2_FLAGS TSEC_GIGABIT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500367
368/* Options are: TSEC[0-1] */
369#define CONFIG_ETHPRIME "TSEC0"
370
371#endif /* CONFIG_TSEC_ENET */
372
373/*
374 * Environment
375 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200376#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200377 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200379 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
380 #define CONFIG_ENV_SIZE 0x2000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500381
382/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200383#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
384#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500385
386#else
Joe Hershberger10c26172011-10-11 23:57:25 -0500387 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200388 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200390 #define CONFIG_ENV_SIZE 0x2000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500391#endif
392
393#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500395
Jon Loeliger1f166a22007-07-04 22:30:58 -0500396/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500397 * BOOTP options
398 */
399#define CONFIG_BOOTP_BOOTFILESIZE
400#define CONFIG_BOOTP_BOOTPATH
401#define CONFIG_BOOTP_GATEWAY
402#define CONFIG_BOOTP_HOSTNAME
403
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500404/*
Jon Loeliger1f166a22007-07-04 22:30:58 -0500405 * Command line configuration.
406 */
Jon Loeliger1f166a22007-07-04 22:30:58 -0500407
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500408#if defined(CONFIG_PCI)
Paul Gortmaker61a608c2007-12-20 12:58:51 -0500409 #define CONFIG_CMD_PCI
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500410#endif
Jon Loeliger1f166a22007-07-04 22:30:58 -0500411
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500412#undef CONFIG_WATCHDOG /* watchdog disabled */
413
414/*
415 * Miscellaneous configurable options
416 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_LONGHELP /* undef to save memory */
418#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500419
Jon Loeliger1f166a22007-07-04 22:30:58 -0500420#if defined(CONFIG_CMD_KGDB)
Joe Hershberger10c26172011-10-11 23:57:25 -0500421 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500422#else
Joe Hershberger10c26172011-10-11 23:57:25 -0500423 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500424#endif
425
Joe Hershberger10c26172011-10-11 23:57:25 -0500426 /* Print Buffer Size */
427#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
428#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
429 /* Boot Argument Buffer Size */
430#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500431
432/*
433 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700434 * have to be in the first 256 MB of memory, since this is
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500435 * the maximum mapped by the Linux kernel during initialization.
436 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500437 /* Initial Memory map for Linux*/
438#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500439
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200440#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500441
442#if 1 /*528/264*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500444 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
445 HRCWL_DDR_TO_SCB_CLK_1X1 |\
446 HRCWL_CSB_TO_CLKIN |\
447 HRCWL_VCO_1X2 |\
448 HRCWL_CORE_TO_CSB_2X1)
449#elif 0 /*396/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200450#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500451 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
452 HRCWL_DDR_TO_SCB_CLK_1X1 |\
453 HRCWL_CSB_TO_CLKIN |\
454 HRCWL_VCO_1X4 |\
455 HRCWL_CORE_TO_CSB_3X1)
456#elif 0 /*264/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500458 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
459 HRCWL_DDR_TO_SCB_CLK_1X1 |\
460 HRCWL_CSB_TO_CLKIN |\
461 HRCWL_VCO_1X4 |\
462 HRCWL_CORE_TO_CSB_2X1)
463#elif 0 /*132/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200464#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500465 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
466 HRCWL_DDR_TO_SCB_CLK_1X1 |\
467 HRCWL_CSB_TO_CLKIN |\
468 HRCWL_VCO_1X4 |\
469 HRCWL_CORE_TO_CSB_1X1)
470#elif 0 /*264/264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500472 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
473 HRCWL_DDR_TO_SCB_CLK_1X1 |\
474 HRCWL_CSB_TO_CLKIN |\
475 HRCWL_VCO_1X4 |\
476 HRCWL_CORE_TO_CSB_1X1)
477#endif
478
479#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200480#define CONFIG_SYS_HRCW_HIGH (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500481 HRCWH_PCI_HOST |\
482 HRCWH_64_BIT_PCI |\
483 HRCWH_PCI1_ARBITER_ENABLE |\
484 HRCWH_PCI2_ARBITER_DISABLE |\
485 HRCWH_CORE_ENABLE |\
486 HRCWH_FROM_0X00000100 |\
487 HRCWH_BOOTSEQ_DISABLE |\
488 HRCWH_SW_WATCHDOG_DISABLE |\
489 HRCWH_ROM_LOC_LOCAL_16BIT |\
490 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500491 HRCWH_TSEC2M_IN_GMII)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500492#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200493#define CONFIG_SYS_HRCW_HIGH (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500494 HRCWH_PCI_HOST |\
495 HRCWH_32_BIT_PCI |\
496 HRCWH_PCI1_ARBITER_ENABLE |\
497 HRCWH_PCI2_ARBITER_ENABLE |\
498 HRCWH_CORE_ENABLE |\
499 HRCWH_FROM_0X00000100 |\
500 HRCWH_BOOTSEQ_DISABLE |\
501 HRCWH_SW_WATCHDOG_DISABLE |\
502 HRCWH_ROM_LOC_LOCAL_16BIT |\
503 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500504 HRCWH_TSEC2M_IN_GMII)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500505#endif
506
507/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500508#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200509#define CONFIG_SYS_SICRL SICRL_LDP_A
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500510
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200511#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger10c26172011-10-11 23:57:25 -0500512#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
513 | HID0_ENABLE_INSTRUCTION_CACHE)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500514
Joe Hershberger10c26172011-10-11 23:57:25 -0500515/* #define CONFIG_SYS_HID0_FINAL (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500516 HID0_ENABLE_INSTRUCTION_CACHE |\
517 HID0_ENABLE_M_BIT |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500518 HID0_ENABLE_ADDRESS_BROADCAST) */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500519
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200520#define CONFIG_SYS_HID2 HID2_HBE
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500521
Becky Bruce03ea1be2008-05-08 19:02:12 -0500522#define CONFIG_HIGH_BATS 1 /* High BATs supported */
523
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500524/* DDR @ 0x00000000 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500525#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500526 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500527 | BATL_MEMCOHERENCE)
528#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
529 | BATU_BL_256M \
530 | BATU_VS \
531 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500532
533/* PCI @ 0x80000000 */
534#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000535#define CONFIG_PCI_INDIRECT_BRIDGE
Joe Hershberger10c26172011-10-11 23:57:25 -0500536#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500537 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500538 | BATL_MEMCOHERENCE)
539#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
540 | BATU_BL_256M \
541 | BATU_VS \
542 | BATU_VP)
543#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500544 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500545 | BATL_CACHEINHIBIT \
546 | BATL_GUARDEDSTORAGE)
547#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
548 | BATU_BL_256M \
549 | BATU_VS \
550 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500551#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200552#define CONFIG_SYS_IBAT1L (0)
553#define CONFIG_SYS_IBAT1U (0)
554#define CONFIG_SYS_IBAT2L (0)
555#define CONFIG_SYS_IBAT2U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500556#endif
557
558#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger10c26172011-10-11 23:57:25 -0500559#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500560 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500561 | BATL_MEMCOHERENCE)
562#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
563 | BATU_BL_256M \
564 | BATU_VS \
565 | BATU_VP)
566#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500567 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500568 | BATL_CACHEINHIBIT \
569 | BATL_GUARDEDSTORAGE)
570#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
571 | BATU_BL_256M \
572 | BATU_VS \
573 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500574#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200575#define CONFIG_SYS_IBAT3L (0)
576#define CONFIG_SYS_IBAT3U (0)
577#define CONFIG_SYS_IBAT4L (0)
578#define CONFIG_SYS_IBAT4U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500579#endif
580
581/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500582#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500583 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500584 | BATL_CACHEINHIBIT \
585 | BATL_GUARDEDSTORAGE)
586#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
587 | BATU_BL_256M \
588 | BATU_VS \
589 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500590
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500591/* LBC SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
592#define CONFIG_SYS_IBAT6L (CONFIG_SYS_LBC_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500593 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500594 | BATL_MEMCOHERENCE \
595 | BATL_GUARDEDSTORAGE)
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500596#define CONFIG_SYS_IBAT6U (CONFIG_SYS_LBC_SDRAM_BASE \
597 | BATU_BL_256M \
598 | BATU_VS \
599 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500600
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200601#define CONFIG_SYS_IBAT7L (0)
602#define CONFIG_SYS_IBAT7U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500603
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200604#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
605#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
606#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
607#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
608#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
609#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
610#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
611#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
612#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
613#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
614#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
615#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
616#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
617#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
618#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
619#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500620
Jon Loeliger1f166a22007-07-04 22:30:58 -0500621#if defined(CONFIG_CMD_KGDB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500622#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500623#endif
624
625/*
626 * Environment Configuration
627 */
628#define CONFIG_ENV_OVERWRITE
629
630#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500631#define CONFIG_HAS_ETH0
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500632#define CONFIG_HAS_ETH1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500633#endif
634
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500635#define CONFIG_HOSTNAME SBC8349
Joe Hershberger257ff782011-10-13 13:03:47 +0000636#define CONFIG_ROOTPATH "/tftpboot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000637#define CONFIG_BOOTFILE "uImage"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500638
Joe Hershberger10c26172011-10-11 23:57:25 -0500639 /* default location for tftp and bootm */
640#define CONFIG_LOADADDR 800000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500641
Joe Hershberger10c26172011-10-11 23:57:25 -0500642#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500643
644#define CONFIG_BAUDRATE 115200
645
646#define CONFIG_EXTRA_ENV_SETTINGS \
647 "netdev=eth0\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200648 "hostname=sbc8349\0" \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500649 "nfsargs=setenv bootargs root=/dev/nfs rw " \
650 "nfsroot=${serverip}:${rootpath}\0" \
651 "ramargs=setenv bootargs root=/dev/ram rw\0" \
652 "addip=setenv bootargs ${bootargs} " \
653 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
654 ":${hostname}:${netdev}:off panic=1\0" \
655 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
656 "flash_nfs=run nfsargs addip addtty;" \
657 "bootm ${kernel_addr}\0" \
658 "flash_self=run ramargs addip addtty;" \
659 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
660 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
661 "bootm\0" \
662 "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \
Paul Gortmaker80b4bb72009-07-23 17:10:55 -0400663 "update=protect off ff800000 ff83ffff; " \
Joe Hershberger10c26172011-10-11 23:57:25 -0500664 "era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100665 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500666 "fdtaddr=780000\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200667 "fdtfile=sbc8349.dtb\0" \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500668 ""
669
Joe Hershberger10c26172011-10-11 23:57:25 -0500670#define CONFIG_NFSBOOTCOMMAND \
671 "setenv bootargs root=/dev/nfs rw " \
672 "nfsroot=$serverip:$rootpath " \
673 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
674 "$netdev:off " \
675 "console=$consoledev,$baudrate $othbootargs;" \
676 "tftp $loadaddr $bootfile;" \
677 "tftp $fdtaddr $fdtfile;" \
678 "bootm $loadaddr - $fdtaddr"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500679
680#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger10c26172011-10-11 23:57:25 -0500681 "setenv bootargs root=/dev/ram rw " \
682 "console=$consoledev,$baudrate $othbootargs;" \
683 "tftp $ramdiskaddr $ramdiskfile;" \
684 "tftp $loadaddr $bootfile;" \
685 "tftp $fdtaddr $fdtfile;" \
686 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500687
688#define CONFIG_BOOTCOMMAND "run flash_self"
689
690#endif /* __CONFIG_H */