blob: 6d38049ddb14bf8ea3f97d690d1d91197dcad3ec [file] [log] [blame]
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -05001/*
2 * WindRiver SBC8349 U-Boot configuration file.
3 * Copyright (c) 2006, 2007 Wind River Systems, Inc.
4 *
5 * Paul Gortmaker <paul.gortmaker@windriver.com>
6 * Based on the MPC8349EMDS config.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * sbc8349 board configuration file.
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050034/*
35 * High Level Configuration Options
36 */
37#define CONFIG_E300 1 /* E300 Family */
Peter Tyser62e73982009-05-22 17:23:24 -050038#define CONFIG_MPC83xx 1 /* MPC83xx family */
Peter Tyser72f2d392009-05-22 17:23:25 -050039#define CONFIG_MPC834x 1 /* MPC834x family */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050040#define CONFIG_MPC8349 1 /* MPC8349 specific */
41#define CONFIG_SBC8349 1 /* WRS SBC8349 board specific */
42
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020043#define CONFIG_SYS_TEXT_BASE 0xFF800000
44
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050045/* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
46#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
47
Paul Gortmaker0aaee142009-08-21 16:21:58 -050048/*
49 * The default if PCI isn't enabled, or if no PCI clk setting is given
50 * is 66MHz; this is what the board defaults to when the PCI slot is
51 * physically empty. The board will automatically (i.e w/o jumpers)
52 * clock down to 33MHz if you insert a 33MHz PCI card.
53 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020054#ifdef CONFIG_PCI_33M
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050055#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
Paul Gortmaker0aaee142009-08-21 16:21:58 -050056#else /* 66M */
57#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050058#endif
59
60#ifndef CONFIG_SYS_CLK_FREQ
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020061#ifdef CONFIG_PCI_33M
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050062#define CONFIG_SYS_CLK_FREQ 33000000
63#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
Paul Gortmaker0aaee142009-08-21 16:21:58 -050064#else /* 66M */
65#define CONFIG_SYS_CLK_FREQ 66000000
66#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050067#endif
68#endif
69
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050070#undef CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
71
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_IMMR 0xE0000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050073
Joe Hershberger10c26172011-10-11 23:57:25 -050074#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
76#define CONFIG_SYS_MEMTEST_END 0x00100000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050077
78/*
79 * DDR Setup
80 */
81#undef CONFIG_DDR_ECC /* only for ECC DDR module */
82#undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
83#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
Joe Hershberger10c26172011-10-11 23:57:25 -050084#define CONFIG_SYS_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050085
86/*
87 * 32-bit data path mode.
88 *
89 * Please note that using this mode for devices with the real density of 64-bit
90 * effectively reduces the amount of available memory due to the effect of
91 * wrapping around while translating address to row/columns, for example in the
92 * 256MB module the upper 128MB get aliased with contents of the lower
93 * 128MB); normally this define should be used for devices with real 32-bit
94 * data path.
95 */
96#undef CONFIG_DDR_32BIT
97
Joe Hershberger10c26172011-10-11 23:57:25 -050098#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
100#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
101#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500102 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
103#define CONFIG_DDR_2T_TIMING
104
105#if defined(CONFIG_SPD_EEPROM)
106/*
107 * Determine DDR configuration from I2C interface.
108 */
109#define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */
110
111#else
112/*
113 * Manually set up DDR parameters
114 * NB: manual DDR setup untested on sbc834x
115 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershberger10c26172011-10-11 23:57:25 -0500117#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN \
118 | CSCONFIG_ROW_BIT_13 \
119 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_DDR_TIMING_1 0x36332321
121#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger10c26172011-10-11 23:57:25 -0500122#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500124
125#if defined(CONFIG_DDR_32BIT)
126/* set burst length to 8 for 32-bit data path */
Joe Hershberger10c26172011-10-11 23:57:25 -0500127 /* DLL,normal,seq,4/2.5, 8 burst len */
128#define CONFIG_SYS_DDR_MODE 0x00000023
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500129#else
130/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger10c26172011-10-11 23:57:25 -0500131 /* DLL,normal,seq,4/2.5, 4 burst len */
132#define CONFIG_SYS_DDR_MODE 0x00000022
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500133#endif
134#endif
135
136/*
137 * SDRAM on the Local Bus
138 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_LBC_SDRAM_BASE 0x10000000 /* Localbus SDRAM */
Joe Hershberger10c26172011-10-11 23:57:25 -0500140#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500141
142/*
143 * FLASH on the Local Bus
144 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500145#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
146#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
148#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
149/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500150
Joe Hershberger10c26172011-10-11 23:57:25 -0500151#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
152 | (2 << BR_PS_SHIFT) /* 16 bit port */ \
153 | BR_V) /* valid */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_OR0_PRELIM 0xFF806FF7 /* 8 MB flash size */
Joe Hershberger10c26172011-10-11 23:57:25 -0500156 /* window base at flash base */
157#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500159
Joe Hershberger10c26172011-10-11 23:57:25 -0500160#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
161#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#undef CONFIG_SYS_FLASH_CHECKSUM
164#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
165#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500166
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200167#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
170#define CONFIG_SYS_RAMBOOT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500171#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#undef CONFIG_SYS_RAMBOOT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500173#endif
174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger10c26172011-10-11 23:57:25 -0500176 /* Initial RAM address */
177#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000
178 /* Size of used area in RAM*/
179#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500180
Joe Hershberger10c26172011-10-11 23:57:25 -0500181#define CONFIG_SYS_GBL_DATA_OFFSET \
182 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500184
Joe Hershberger10c26172011-10-11 23:57:25 -0500185#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
186#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500187
188/*
189 * Local Bus LCRR and LBCR regs
190 * LCRR: DLL bypass, Clock divider is 4
191 * External Local Bus rate is
192 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
193 */
Kim Phillips328040a2009-09-25 18:19:44 -0500194#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
195#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_LBC_LBCR 0x00000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500197
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#ifdef CONFIG_SYS_LB_SDRAM
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500201/* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
202/*
203 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500205 *
206 * For BR2, need:
207 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
208 * port-size = 32-bits = BR2[19:20] = 11
209 * no parity checking = BR2[21:22] = 00
210 * SDRAM for MSEL = BR2[24:26] = 011
211 * Valid = BR[31] = 1
212 *
213 * 0 4 8 12 16 20 24 28
214 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
215 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500217 * FIXME: the top 17 bits of BR2.
218 */
219
Joe Hershberger10c26172011-10-11 23:57:25 -0500220 /* Port-size=32bit, MSEL=SDRAM */
221#define CONFIG_SYS_BR2_PRELIM 0xF0001861
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000
223#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500224
225/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500227 *
228 * For OR2, need:
229 * 64MB mask for AM, OR2[0:7] = 1111 1100
230 * XAM, OR2[17:18] = 11
231 * 9 columns OR2[19-21] = 010
232 * 13 rows OR2[23-25] = 100
233 * EAD set for extra time OR[31] = 1
234 *
235 * 0 4 8 12 16 20 24 28
236 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
237 */
238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_OR2_PRELIM 0xFC006901
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500240
Joe Hershberger10c26172011-10-11 23:57:25 -0500241 /* LB sdram refresh timer, about 6us */
242#define CONFIG_SYS_LBC_LSRT 0x32000000
243 /* LB refresh timer prescal, 266MHz/32 */
244#define CONFIG_SYS_LBC_MRTPR 0x20000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500245
Joe Hershberger10c26172011-10-11 23:57:25 -0500246#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
247 | LSDMR_BSMA1516 \
248 | LSDMR_RFCR8 \
249 | LSDMR_PRETOACT6 \
250 | LSDMR_ACTTORW3 \
251 | LSDMR_BL8 \
252 | LSDMR_WRC3 \
253 | LSDMR_CL3)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500254
255/*
256 * SDRAM Controller configuration sequence.
257 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500258#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
259#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
260#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
261#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
262#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500263#endif
264
265/*
266 * Serial Port
267 */
268#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_NS16550
270#define CONFIG_SYS_NS16550_SERIAL
271#define CONFIG_SYS_NS16550_REG_SIZE 1
272#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger10c26172011-10-11 23:57:25 -0500275 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500276
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
278#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500279
Kim Phillipsf3c14782007-02-27 18:41:08 -0600280#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500281#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500282/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_HUSH_PARSER
Joe Hershberger10c26172011-10-11 23:57:25 -0500284#ifdef CONFIG_SYS_HUSH_PARSER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500286#endif
287
288/* pass open firmware flat tree */
Paul Gortmaker61a608c2007-12-20 12:58:51 -0500289#define CONFIG_OF_LIBFDT 1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500290#define CONFIG_OF_BOARD_SETUP 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600291#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500292
293/* I2C */
294#define CONFIG_HARD_I2C /* I2C with hardware support*/
295#undef CONFIG_SOFT_I2C /* I2C bit-banged */
296#define CONFIG_FSL_I2C
Joe Hershberger10c26172011-10-11 23:57:25 -0500297#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
298#define CONFIG_SYS_I2C_SLAVE 0x7F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
Joe Hershberger10c26172011-10-11 23:57:25 -0500300#define CONFIG_SYS_I2C1_OFFSET 0x3000
301#define CONFIG_SYS_I2C2_OFFSET 0x3100
302#define CONFIG_SYS_I2C_OFFSET CONFIG_SYS_I2C2_OFFSET
Paul Gortmaker04684f72009-10-02 18:54:20 -0400303/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500304
305/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger10c26172011-10-11 23:57:25 -0500307#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger10c26172011-10-11 23:57:25 -0500309#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500310
311/*
312 * General PCI
313 * Addresses are mapped 1-1.
314 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
316#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
317#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
318#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
319#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
320#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger10c26172011-10-11 23:57:25 -0500321#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
322#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
323#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500324
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
326#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
327#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
328#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
329#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
330#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger10c26172011-10-11 23:57:25 -0500331#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
332#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
333#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500334
335#if defined(CONFIG_PCI)
336
337#define PCI_64BIT
338#define PCI_ONE_PCI1
339#if defined(PCI_64BIT)
340#undef PCI_ALL_PCI1
341#undef PCI_TWO_PCI1
342#undef PCI_ONE_PCI1
343#endif
344
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500345#define CONFIG_PCI_PNP /* do pci plug-and-play */
346
347#undef CONFIG_EEPRO100
348#undef CONFIG_TULIP
349
350#if !defined(CONFIG_PCI_PNP)
351 #define PCI_ENET0_IOADDR 0xFIXME
352 #define PCI_ENET0_MEMADDR 0xFIXME
353 #define PCI_IDSEL_NUMBER 0xFIXME
354#endif
355
356#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500358
359#endif /* CONFIG_PCI */
360
361/*
362 * TSEC configuration
363 */
364#define CONFIG_TSEC_ENET /* TSEC ethernet support */
365
366#if defined(CONFIG_TSEC_ENET)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500367
Kim Phillips177e58f2007-05-16 16:52:19 -0500368#define CONFIG_TSEC1 1
369#define CONFIG_TSEC1_NAME "TSEC0"
370#define CONFIG_TSEC2 1
371#define CONFIG_TSEC2_NAME "TSEC1"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500372#define CONFIG_PHY_BCM5421S 1
373#define TSEC1_PHY_ADDR 0x19
374#define TSEC2_PHY_ADDR 0x1a
375#define TSEC1_PHYIDX 0
376#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500377#define TSEC1_FLAGS TSEC_GIGABIT
378#define TSEC2_FLAGS TSEC_GIGABIT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500379
380/* Options are: TSEC[0-1] */
381#define CONFIG_ETHPRIME "TSEC0"
382
383#endif /* CONFIG_TSEC_ENET */
384
385/*
386 * Environment
387 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200388#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200389 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200391 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
392 #define CONFIG_ENV_SIZE 0x2000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500393
394/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200395#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
396#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500397
398#else
Joe Hershberger10c26172011-10-11 23:57:25 -0500399 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200400 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200401 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200402 #define CONFIG_ENV_SIZE 0x2000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500403#endif
404
405#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200406#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500407
Jon Loeliger1f166a22007-07-04 22:30:58 -0500408
409/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500410 * BOOTP options
411 */
412#define CONFIG_BOOTP_BOOTFILESIZE
413#define CONFIG_BOOTP_BOOTPATH
414#define CONFIG_BOOTP_GATEWAY
415#define CONFIG_BOOTP_HOSTNAME
416
417
418/*
Jon Loeliger1f166a22007-07-04 22:30:58 -0500419 * Command line configuration.
420 */
421#include <config_cmd_default.h>
422
423#define CONFIG_CMD_I2C
424#define CONFIG_CMD_MII
425#define CONFIG_CMD_PING
426
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500427#if defined(CONFIG_PCI)
Paul Gortmaker61a608c2007-12-20 12:58:51 -0500428 #define CONFIG_CMD_PCI
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500429#endif
Jon Loeliger1f166a22007-07-04 22:30:58 -0500430
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500432 #undef CONFIG_CMD_SAVEENV
Jon Loeliger1f166a22007-07-04 22:30:58 -0500433 #undef CONFIG_CMD_LOADS
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500434#endif
435
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500436
437#undef CONFIG_WATCHDOG /* watchdog disabled */
438
439/*
440 * Miscellaneous configurable options
441 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442#define CONFIG_SYS_LONGHELP /* undef to save memory */
443#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
444#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500445
Jon Loeliger1f166a22007-07-04 22:30:58 -0500446#if defined(CONFIG_CMD_KGDB)
Joe Hershberger10c26172011-10-11 23:57:25 -0500447 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500448#else
Joe Hershberger10c26172011-10-11 23:57:25 -0500449 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500450#endif
451
Joe Hershberger10c26172011-10-11 23:57:25 -0500452 /* Print Buffer Size */
453#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
454#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
455 /* Boot Argument Buffer Size */
456#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
457#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500458
459/*
460 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700461 * have to be in the first 256 MB of memory, since this is
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500462 * the maximum mapped by the Linux kernel during initialization.
463 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500464 /* Initial Memory map for Linux*/
465#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500466
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200467#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500468
469#if 1 /*528/264*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200470#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500471 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
472 HRCWL_DDR_TO_SCB_CLK_1X1 |\
473 HRCWL_CSB_TO_CLKIN |\
474 HRCWL_VCO_1X2 |\
475 HRCWL_CORE_TO_CSB_2X1)
476#elif 0 /*396/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500478 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
479 HRCWL_DDR_TO_SCB_CLK_1X1 |\
480 HRCWL_CSB_TO_CLKIN |\
481 HRCWL_VCO_1X4 |\
482 HRCWL_CORE_TO_CSB_3X1)
483#elif 0 /*264/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200484#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500485 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
486 HRCWL_DDR_TO_SCB_CLK_1X1 |\
487 HRCWL_CSB_TO_CLKIN |\
488 HRCWL_VCO_1X4 |\
489 HRCWL_CORE_TO_CSB_2X1)
490#elif 0 /*132/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200491#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500492 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
493 HRCWL_DDR_TO_SCB_CLK_1X1 |\
494 HRCWL_CSB_TO_CLKIN |\
495 HRCWL_VCO_1X4 |\
496 HRCWL_CORE_TO_CSB_1X1)
497#elif 0 /*264/264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200498#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500499 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
500 HRCWL_DDR_TO_SCB_CLK_1X1 |\
501 HRCWL_CSB_TO_CLKIN |\
502 HRCWL_VCO_1X4 |\
503 HRCWL_CORE_TO_CSB_1X1)
504#endif
505
506#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200507#define CONFIG_SYS_HRCW_HIGH (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500508 HRCWH_PCI_HOST |\
509 HRCWH_64_BIT_PCI |\
510 HRCWH_PCI1_ARBITER_ENABLE |\
511 HRCWH_PCI2_ARBITER_DISABLE |\
512 HRCWH_CORE_ENABLE |\
513 HRCWH_FROM_0X00000100 |\
514 HRCWH_BOOTSEQ_DISABLE |\
515 HRCWH_SW_WATCHDOG_DISABLE |\
516 HRCWH_ROM_LOC_LOCAL_16BIT |\
517 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500518 HRCWH_TSEC2M_IN_GMII)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500519#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200520#define CONFIG_SYS_HRCW_HIGH (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500521 HRCWH_PCI_HOST |\
522 HRCWH_32_BIT_PCI |\
523 HRCWH_PCI1_ARBITER_ENABLE |\
524 HRCWH_PCI2_ARBITER_ENABLE |\
525 HRCWH_CORE_ENABLE |\
526 HRCWH_FROM_0X00000100 |\
527 HRCWH_BOOTSEQ_DISABLE |\
528 HRCWH_SW_WATCHDOG_DISABLE |\
529 HRCWH_ROM_LOC_LOCAL_16BIT |\
530 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500531 HRCWH_TSEC2M_IN_GMII)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500532#endif
533
534/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500535#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200536#define CONFIG_SYS_SICRL SICRL_LDP_A
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500537
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200538#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger10c26172011-10-11 23:57:25 -0500539#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
540 | HID0_ENABLE_INSTRUCTION_CACHE)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500541
Joe Hershberger10c26172011-10-11 23:57:25 -0500542/* #define CONFIG_SYS_HID0_FINAL (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500543 HID0_ENABLE_INSTRUCTION_CACHE |\
544 HID0_ENABLE_M_BIT |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500545 HID0_ENABLE_ADDRESS_BROADCAST) */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500546
547
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200548#define CONFIG_SYS_HID2 HID2_HBE
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500549
Becky Bruce03ea1be2008-05-08 19:02:12 -0500550#define CONFIG_HIGH_BATS 1 /* High BATs supported */
551
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500552/* DDR @ 0x00000000 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500553#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
554 | BATL_PP_10 \
555 | BATL_MEMCOHERENCE)
556#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
557 | BATU_BL_256M \
558 | BATU_VS \
559 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500560
561/* PCI @ 0x80000000 */
562#ifdef CONFIG_PCI
Joe Hershberger10c26172011-10-11 23:57:25 -0500563#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
564 | BATL_PP_10 \
565 | BATL_MEMCOHERENCE)
566#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
567 | BATU_BL_256M \
568 | BATU_VS \
569 | BATU_VP)
570#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
571 | BATL_PP_10 \
572 | BATL_CACHEINHIBIT \
573 | BATL_GUARDEDSTORAGE)
574#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
575 | BATU_BL_256M \
576 | BATU_VS \
577 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500578#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200579#define CONFIG_SYS_IBAT1L (0)
580#define CONFIG_SYS_IBAT1U (0)
581#define CONFIG_SYS_IBAT2L (0)
582#define CONFIG_SYS_IBAT2U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500583#endif
584
585#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger10c26172011-10-11 23:57:25 -0500586#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
587 | BATL_PP_10 \
588 | BATL_MEMCOHERENCE)
589#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
590 | BATU_BL_256M \
591 | BATU_VS \
592 | BATU_VP)
593#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
594 | BATL_PP_10 \
595 | BATL_CACHEINHIBIT \
596 | BATL_GUARDEDSTORAGE)
597#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
598 | BATU_BL_256M \
599 | BATU_VS \
600 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500601#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200602#define CONFIG_SYS_IBAT3L (0)
603#define CONFIG_SYS_IBAT3U (0)
604#define CONFIG_SYS_IBAT4L (0)
605#define CONFIG_SYS_IBAT4U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500606#endif
607
608/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500609#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
610 | BATL_PP_10 \
611 | BATL_CACHEINHIBIT \
612 | BATL_GUARDEDSTORAGE)
613#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
614 | BATU_BL_256M \
615 | BATU_VS \
616 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500617
618/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500619#define CONFIG_SYS_IBAT6L (0xF0000000 \
620 | BATL_PP_10 \
621 | BATL_MEMCOHERENCE \
622 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200623#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500624
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200625#define CONFIG_SYS_IBAT7L (0)
626#define CONFIG_SYS_IBAT7U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500627
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200628#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
629#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
630#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
631#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
632#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
633#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
634#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
635#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
636#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
637#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
638#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
639#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
640#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
641#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
642#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
643#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500644
Jon Loeliger1f166a22007-07-04 22:30:58 -0500645#if defined(CONFIG_CMD_KGDB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500646#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
647#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
648#endif
649
650/*
651 * Environment Configuration
652 */
653#define CONFIG_ENV_OVERWRITE
654
655#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500656#define CONFIG_HAS_ETH0
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500657#define CONFIG_HAS_ETH1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500658#endif
659
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500660#define CONFIG_HOSTNAME SBC8349
Joe Hershberger257ff782011-10-13 13:03:47 +0000661#define CONFIG_ROOTPATH "/tftpboot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000662#define CONFIG_BOOTFILE "uImage"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500663
Joe Hershberger10c26172011-10-11 23:57:25 -0500664 /* default location for tftp and bootm */
665#define CONFIG_LOADADDR 800000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500666
667#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Joe Hershberger10c26172011-10-11 23:57:25 -0500668#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500669
670#define CONFIG_BAUDRATE 115200
671
672#define CONFIG_EXTRA_ENV_SETTINGS \
673 "netdev=eth0\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200674 "hostname=sbc8349\0" \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500675 "nfsargs=setenv bootargs root=/dev/nfs rw " \
676 "nfsroot=${serverip}:${rootpath}\0" \
677 "ramargs=setenv bootargs root=/dev/ram rw\0" \
678 "addip=setenv bootargs ${bootargs} " \
679 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
680 ":${hostname}:${netdev}:off panic=1\0" \
681 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
682 "flash_nfs=run nfsargs addip addtty;" \
683 "bootm ${kernel_addr}\0" \
684 "flash_self=run ramargs addip addtty;" \
685 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
686 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
687 "bootm\0" \
688 "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \
Paul Gortmaker80b4bb72009-07-23 17:10:55 -0400689 "update=protect off ff800000 ff83ffff; " \
Joe Hershberger10c26172011-10-11 23:57:25 -0500690 "era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100691 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500692 "fdtaddr=780000\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200693 "fdtfile=sbc8349.dtb\0" \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500694 ""
695
Joe Hershberger10c26172011-10-11 23:57:25 -0500696#define CONFIG_NFSBOOTCOMMAND \
697 "setenv bootargs root=/dev/nfs rw " \
698 "nfsroot=$serverip:$rootpath " \
699 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
700 "$netdev:off " \
701 "console=$consoledev,$baudrate $othbootargs;" \
702 "tftp $loadaddr $bootfile;" \
703 "tftp $fdtaddr $fdtfile;" \
704 "bootm $loadaddr - $fdtaddr"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500705
706#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger10c26172011-10-11 23:57:25 -0500707 "setenv bootargs root=/dev/ram rw " \
708 "console=$consoledev,$baudrate $othbootargs;" \
709 "tftp $ramdiskaddr $ramdiskfile;" \
710 "tftp $loadaddr $bootfile;" \
711 "tftp $fdtaddr $fdtfile;" \
712 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500713
714#define CONFIG_BOOTCOMMAND "run flash_self"
715
716#endif /* __CONFIG_H */