blob: 154ad2154ae7e55d0db382b7307de19f2050b066 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ley Foon Tanec6f8822017-04-26 02:44:33 +08002/*
3 * Copyright (C) 2013-2017 Altera Corporation <www.altera.com>
Ley Foon Tanec6f8822017-04-26 02:44:33 +08004 */
5
Simon Glass495a5dc2019-11-14 12:57:30 -07006#include <time.h>
Ley Foon Tanec6f8822017-04-26 02:44:33 +08007#include <asm/io.h>
Eugeniy Paltsev74739322017-12-28 15:09:02 +03008#include <dm.h>
Ley Foon Tanec6f8822017-04-26 02:44:33 +08009#include <asm/arch/clock_manager.h>
10#include <wait_bit.h>
11
Ley Foon Tanec6f8822017-04-26 02:44:33 +080012/*
13 * function to write the bypass register which requires a poll of the
14 * busy bit
15 */
16static void cm_write_bypass(u32 val)
17{
Ley Foon Tan26695912019-11-08 10:38:21 +080018 writel(val, socfpga_get_clkmgr_addr() + CLKMGR_GEN5_BYPASS);
Ley Foon Tanec6f8822017-04-26 02:44:33 +080019 cm_wait_for_fsm();
20}
21
22/* function to write the ctrl register which requires a poll of the busy bit */
23static void cm_write_ctrl(u32 val)
24{
Ley Foon Tan26695912019-11-08 10:38:21 +080025 writel(val, socfpga_get_clkmgr_addr() + CLKMGR_GEN5_CTRL);
Ley Foon Tanec6f8822017-04-26 02:44:33 +080026 cm_wait_for_fsm();
27}
28
29/* function to write a clock register that has phase information */
Tom Rini1c478c22018-01-26 11:24:04 -050030static int cm_write_with_phase(u32 value, const void *reg_address, u32 mask)
Ley Foon Tanec6f8822017-04-26 02:44:33 +080031{
32 int ret;
33
34 /* poll until phase is zero */
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +010035 ret = wait_for_bit_le32(reg_address, mask, false, 20000, false);
Ley Foon Tanec6f8822017-04-26 02:44:33 +080036 if (ret)
37 return ret;
38
39 writel(value, reg_address);
40
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +010041 return wait_for_bit_le32(reg_address, mask, false, 20000, false);
Ley Foon Tanec6f8822017-04-26 02:44:33 +080042}
43
44/*
45 * Setup clocks while making no assumptions about previous state of the clocks.
46 *
47 * Start by being paranoid and gate all sw managed clocks
48 * Put all plls in bypass
49 * Put all plls VCO registers back to reset value (bandgap power down).
50 * Put peripheral and main pll src to reset value to avoid glitch.
51 * Delay 5 us.
52 * Deassert bandgap power down and set numerator and denominator
53 * Start 7 us timer.
54 * set internal dividers
55 * Wait for 7 us timer.
56 * Enable plls
57 * Set external dividers while plls are locking
58 * Wait for pll lock
59 * Assert/deassert outreset all.
60 * Take all pll's out of bypass
61 * Clear safe mode
62 * set source main and peripheral clocks
63 * Ungate clocks
64 */
65
66int cm_basic_init(const struct cm_config * const cfg)
67{
68 unsigned long end;
69 int ret;
70
71 /* Start by being paranoid and gate all sw managed clocks */
72
73 /*
74 * We need to disable nandclk
75 * and then do another apb access before disabling
76 * gatting off the rest of the periperal clocks.
77 */
78 writel(~CLKMGR_PERPLLGRP_EN_NANDCLK_MASK &
Ley Foon Tan26695912019-11-08 10:38:21 +080079 readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_EN),
80 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_EN);
Ley Foon Tanec6f8822017-04-26 02:44:33 +080081
82 /* DO NOT GATE OFF DEBUG CLOCKS & BRIDGE CLOCKS */
83 writel(CLKMGR_MAINPLLGRP_EN_DBGTIMERCLK_MASK |
84 CLKMGR_MAINPLLGRP_EN_DBGTRACECLK_MASK |
85 CLKMGR_MAINPLLGRP_EN_DBGCLK_MASK |
86 CLKMGR_MAINPLLGRP_EN_DBGATCLK_MASK |
87 CLKMGR_MAINPLLGRP_EN_S2FUSER0CLK_MASK |
88 CLKMGR_MAINPLLGRP_EN_L4MPCLK_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +080089 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_EN);
Ley Foon Tanec6f8822017-04-26 02:44:33 +080090
Ley Foon Tan26695912019-11-08 10:38:21 +080091 writel(0, socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_EN);
Ley Foon Tanec6f8822017-04-26 02:44:33 +080092
93 /* now we can gate off the rest of the peripheral clocks */
Ley Foon Tan26695912019-11-08 10:38:21 +080094 writel(0, socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_EN);
Ley Foon Tanec6f8822017-04-26 02:44:33 +080095
96 /* Put all plls in bypass */
97 cm_write_bypass(CLKMGR_BYPASS_PERPLL | CLKMGR_BYPASS_SDRPLL |
98 CLKMGR_BYPASS_MAINPLL);
99
100 /* Put all plls VCO registers back to reset value. */
101 writel(CLKMGR_MAINPLLGRP_VCO_RESET_VALUE &
102 ~CLKMGR_MAINPLLGRP_VCO_REGEXTSEL_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800103 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800104 writel(CLKMGR_PERPLLGRP_VCO_RESET_VALUE &
105 ~CLKMGR_PERPLLGRP_VCO_REGEXTSEL_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800106 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800107 writel(CLKMGR_SDRPLLGRP_VCO_RESET_VALUE &
108 ~CLKMGR_SDRPLLGRP_VCO_REGEXTSEL_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800109 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800110
111 /*
112 * The clocks to the flash devices and the L4_MAIN clocks can
113 * glitch when coming out of safe mode if their source values
114 * are different from their reset value. So the trick it to
115 * put them back to their reset state, and change input
116 * after exiting safe mode but before ungating the clocks.
117 */
118 writel(CLKMGR_PERPLLGRP_SRC_RESET_VALUE,
Ley Foon Tan26695912019-11-08 10:38:21 +0800119 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_SRC);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800120 writel(CLKMGR_MAINPLLGRP_L4SRC_RESET_VALUE,
Ley Foon Tan26695912019-11-08 10:38:21 +0800121 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_L4SRC);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800122
123 /* read back for the required 5 us delay. */
Ley Foon Tan26695912019-11-08 10:38:21 +0800124 readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_VCO);
125 readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_VCO);
126 readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800127
128
129 /*
130 * We made sure bgpwr down was assert for 5 us. Now deassert BG PWR DN
131 * with numerator and denominator.
132 */
Ley Foon Tan26695912019-11-08 10:38:21 +0800133 writel(cfg->main_vco_base,
134 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_VCO);
135 writel(cfg->peri_vco_base,
136 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_VCO);
137 writel(cfg->sdram_vco_base,
138 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800139
140 /*
141 * Time starts here. Must wait 7 us from
142 * BGPWRDN_SET(0) to VCO_ENABLE_SET(1).
143 */
144 end = timer_get_us() + 7;
145
146 /* main mpu */
Ley Foon Tan26695912019-11-08 10:38:21 +0800147 writel(cfg->mpuclk,
148 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_MPUCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800149
150 /* altera group mpuclk */
Ley Foon Tan26695912019-11-08 10:38:21 +0800151 writel(cfg->altera_grp_mpuclk,
152 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_ALTR_MPUCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800153
154 /* main main clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800155 writel(cfg->mainclk,
156 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_MAINCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800157
158 /* main for dbg */
Ley Foon Tan26695912019-11-08 10:38:21 +0800159 writel(cfg->dbgatclk,
160 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_DBGATCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800161
162 /* main for cfgs2fuser0clk */
163 writel(cfg->cfg2fuser0clk,
Ley Foon Tan26695912019-11-08 10:38:21 +0800164 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_CFGS2FUSER0CLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800165
166 /* Peri emac0 50 MHz default to RMII */
Ley Foon Tan26695912019-11-08 10:38:21 +0800167 writel(cfg->emac0clk,
168 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_EMAC0CLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800169
170 /* Peri emac1 50 MHz default to RMII */
Ley Foon Tan26695912019-11-08 10:38:21 +0800171 writel(cfg->emac1clk,
172 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_EMAC1CLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800173
174 /* Peri QSPI */
Ley Foon Tan26695912019-11-08 10:38:21 +0800175 writel(cfg->mainqspiclk,
176 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_MAINQSPICLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800177
Ley Foon Tan26695912019-11-08 10:38:21 +0800178 writel(cfg->perqspiclk,
179 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_PERQSPICLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800180
181 /* Peri pernandsdmmcclk */
182 writel(cfg->mainnandsdmmcclk,
Ley Foon Tan26695912019-11-08 10:38:21 +0800183 socfpga_get_clkmgr_addr() +
184 CLKMGR_GEN5_MAINPLL_MAINNANDSDMMCCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800185
186 writel(cfg->pernandsdmmcclk,
Ley Foon Tan26695912019-11-08 10:38:21 +0800187 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_PERNANDSDMMCCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800188
189 /* Peri perbaseclk */
Ley Foon Tan26695912019-11-08 10:38:21 +0800190 writel(cfg->perbaseclk,
191 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_PERBASECLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800192
193 /* Peri s2fuser1clk */
Ley Foon Tan26695912019-11-08 10:38:21 +0800194 writel(cfg->s2fuser1clk,
195 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_S2FUSER1CLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800196
197 /* 7 us must have elapsed before we can enable the VCO */
198 while (timer_get_us() < end)
199 ;
200
201 /* Enable vco */
202 /* main pll vco */
203 writel(cfg->main_vco_base | CLKMGR_MAINPLLGRP_VCO_EN,
Ley Foon Tan26695912019-11-08 10:38:21 +0800204 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800205
206 /* periferal pll */
207 writel(cfg->peri_vco_base | CLKMGR_MAINPLLGRP_VCO_EN,
Ley Foon Tan26695912019-11-08 10:38:21 +0800208 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800209
210 /* sdram pll vco */
211 writel(cfg->sdram_vco_base | CLKMGR_MAINPLLGRP_VCO_EN,
Ley Foon Tan26695912019-11-08 10:38:21 +0800212 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800213
214 /* L3 MP and L3 SP */
Ley Foon Tan26695912019-11-08 10:38:21 +0800215 writel(cfg->maindiv,
216 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_MAINDIV);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800217
Ley Foon Tan26695912019-11-08 10:38:21 +0800218 writel(cfg->dbgdiv,
219 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_DBGDIV);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800220
Ley Foon Tan26695912019-11-08 10:38:21 +0800221 writel(cfg->tracediv,
222 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_TRACEDIV);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800223
224 /* L4 MP, L4 SP, can0, and can1 */
Ley Foon Tan26695912019-11-08 10:38:21 +0800225 writel(cfg->perdiv,
226 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_DIV);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800227
Ley Foon Tan26695912019-11-08 10:38:21 +0800228 writel(cfg->gpiodiv,
229 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_GPIODIV);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800230
231 cm_wait_for_lock(LOCKED_MASK);
232
233 /* write the sdram clock counters before toggling outreset all */
234 writel(cfg->ddrdqsclk & CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800235 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_DDRDQSCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800236
237 writel(cfg->ddr2xdqsclk & CLKMGR_SDRPLLGRP_DDR2XDQSCLK_CNT_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800238 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_DDR2XDQSCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800239
240 writel(cfg->ddrdqclk & CLKMGR_SDRPLLGRP_DDRDQCLK_CNT_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800241 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_DDRDQCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800242
243 writel(cfg->s2fuser2clk & CLKMGR_SDRPLLGRP_S2FUSER2CLK_CNT_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800244 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_S2FUSER2CLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800245
246 /*
247 * after locking, but before taking out of bypass
248 * assert/deassert outresetall
249 */
Ley Foon Tan26695912019-11-08 10:38:21 +0800250 u32 mainvco = readl(socfpga_get_clkmgr_addr() +
251 CLKMGR_GEN5_MAINPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800252
253 /* assert main outresetall */
254 writel(mainvco | CLKMGR_MAINPLLGRP_VCO_OUTRESETALL_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800255 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800256
Ley Foon Tan26695912019-11-08 10:38:21 +0800257 u32 periphvco = readl(socfpga_get_clkmgr_addr() +
258 CLKMGR_GEN5_PERPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800259
260 /* assert pheriph outresetall */
261 writel(periphvco | CLKMGR_PERPLLGRP_VCO_OUTRESETALL_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800262 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800263
264 /* assert sdram outresetall */
Ley Foon Tan26695912019-11-08 10:38:21 +0800265 writel(cfg->sdram_vco_base | CLKMGR_MAINPLLGRP_VCO_EN |
266 CLKMGR_SDRPLLGRP_VCO_OUTRESETALL,
267 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800268
269 /* deassert main outresetall */
270 writel(mainvco & ~CLKMGR_MAINPLLGRP_VCO_OUTRESETALL_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800271 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800272
273 /* deassert pheriph outresetall */
274 writel(periphvco & ~CLKMGR_PERPLLGRP_VCO_OUTRESETALL_MASK,
Ley Foon Tan26695912019-11-08 10:38:21 +0800275 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800276
277 /* deassert sdram outresetall */
278 writel(cfg->sdram_vco_base | CLKMGR_MAINPLLGRP_VCO_EN,
Ley Foon Tan26695912019-11-08 10:38:21 +0800279 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800280
281 /*
282 * now that we've toggled outreset all, all the clocks
283 * are aligned nicely; so we can change any phase.
284 */
285 ret = cm_write_with_phase(cfg->ddrdqsclk,
Ley Foon Tan26695912019-11-08 10:38:21 +0800286 (const void *)(socfpga_get_clkmgr_addr() +
287 CLKMGR_GEN5_SDRPLL_DDRDQSCLK),
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800288 CLKMGR_SDRPLLGRP_DDRDQSCLK_PHASE_MASK);
289 if (ret)
290 return ret;
291
292 /* SDRAM DDR2XDQSCLK */
293 ret = cm_write_with_phase(cfg->ddr2xdqsclk,
Ley Foon Tan26695912019-11-08 10:38:21 +0800294 (const void *)(socfpga_get_clkmgr_addr() +
295 CLKMGR_GEN5_SDRPLL_DDR2XDQSCLK),
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800296 CLKMGR_SDRPLLGRP_DDR2XDQSCLK_PHASE_MASK);
297 if (ret)
298 return ret;
299
300 ret = cm_write_with_phase(cfg->ddrdqclk,
Ley Foon Tan26695912019-11-08 10:38:21 +0800301 (const void *)(socfpga_get_clkmgr_addr() +
302 CLKMGR_GEN5_SDRPLL_DDRDQCLK),
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800303 CLKMGR_SDRPLLGRP_DDRDQCLK_PHASE_MASK);
304 if (ret)
305 return ret;
306
307 ret = cm_write_with_phase(cfg->s2fuser2clk,
Ley Foon Tan26695912019-11-08 10:38:21 +0800308 (const void *)(socfpga_get_clkmgr_addr() +
309 CLKMGR_GEN5_SDRPLL_S2FUSER2CLK),
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800310 CLKMGR_SDRPLLGRP_S2FUSER2CLK_PHASE_MASK);
311 if (ret)
312 return ret;
313
314 /* Take all three PLLs out of bypass when safe mode is cleared. */
315 cm_write_bypass(0);
316
317 /* clear safe mode */
Ley Foon Tan26695912019-11-08 10:38:21 +0800318 cm_write_ctrl(readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_CTRL) |
319 CLKMGR_CTRL_SAFEMODE);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800320
321 /*
322 * now that safe mode is clear with clocks gated
323 * it safe to change the source mux for the flashes the the L4_MAIN
324 */
Ley Foon Tan26695912019-11-08 10:38:21 +0800325 writel(cfg->persrc,
326 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_SRC);
327 writel(cfg->l4src,
328 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_L4SRC);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800329
330 /* Now ungate non-hw-managed clocks */
Ley Foon Tan26695912019-11-08 10:38:21 +0800331 writel(~0, socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_EN);
332 writel(~0, socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_EN);
333 writel(~0, socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_EN);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800334
335 /* Clear the loss of lock bits (write 1 to clear) */
Ley Foon Tan26695912019-11-08 10:38:21 +0800336 writel(CLKMGR_INTER_SDRPLLLOST_MASK |
337 CLKMGR_INTER_PERPLLLOST_MASK |
338 CLKMGR_INTER_MAINPLLLOST_MASK,
339 socfpga_get_clkmgr_addr() + CLKMGR_GEN5_INTER);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800340
341 return 0;
342}
343
344static unsigned int cm_get_main_vco_clk_hz(void)
345{
346 u32 reg, clock;
347
348 /* get the main VCO clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800349 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800350 clock = cm_get_osc_clk_hz(1);
351 clock /= ((reg & CLKMGR_MAINPLLGRP_VCO_DENOM_MASK) >>
352 CLKMGR_MAINPLLGRP_VCO_DENOM_OFFSET) + 1;
353 clock *= ((reg & CLKMGR_MAINPLLGRP_VCO_NUMER_MASK) >>
354 CLKMGR_MAINPLLGRP_VCO_NUMER_OFFSET) + 1;
355
356 return clock;
357}
358
359static unsigned int cm_get_per_vco_clk_hz(void)
360{
361 u32 reg, clock = 0;
362
363 /* identify PER PLL clock source */
Ley Foon Tan26695912019-11-08 10:38:21 +0800364 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800365 reg = (reg & CLKMGR_PERPLLGRP_VCO_SSRC_MASK) >>
366 CLKMGR_PERPLLGRP_VCO_SSRC_OFFSET;
367 if (reg == CLKMGR_VCO_SSRC_EOSC1)
368 clock = cm_get_osc_clk_hz(1);
369 else if (reg == CLKMGR_VCO_SSRC_EOSC2)
370 clock = cm_get_osc_clk_hz(2);
371 else if (reg == CLKMGR_VCO_SSRC_F2S)
372 clock = cm_get_f2s_per_ref_clk_hz();
373
374 /* get the PER VCO clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800375 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800376 clock /= ((reg & CLKMGR_PERPLLGRP_VCO_DENOM_MASK) >>
377 CLKMGR_PERPLLGRP_VCO_DENOM_OFFSET) + 1;
378 clock *= ((reg & CLKMGR_PERPLLGRP_VCO_NUMER_MASK) >>
379 CLKMGR_PERPLLGRP_VCO_NUMER_OFFSET) + 1;
380
381 return clock;
382}
383
384unsigned long cm_get_mpu_clk_hz(void)
385{
386 u32 reg, clock;
387
388 clock = cm_get_main_vco_clk_hz();
389
390 /* get the MPU clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800391 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_ALTR_MPUCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800392 clock /= (reg + 1);
Ley Foon Tan26695912019-11-08 10:38:21 +0800393 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_MPUCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800394 clock /= (reg + 1);
395 return clock;
396}
397
398unsigned long cm_get_sdram_clk_hz(void)
399{
400 u32 reg, clock = 0;
401
402 /* identify SDRAM PLL clock source */
Ley Foon Tan26695912019-11-08 10:38:21 +0800403 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800404 reg = (reg & CLKMGR_SDRPLLGRP_VCO_SSRC_MASK) >>
405 CLKMGR_SDRPLLGRP_VCO_SSRC_OFFSET;
406 if (reg == CLKMGR_VCO_SSRC_EOSC1)
407 clock = cm_get_osc_clk_hz(1);
408 else if (reg == CLKMGR_VCO_SSRC_EOSC2)
409 clock = cm_get_osc_clk_hz(2);
410 else if (reg == CLKMGR_VCO_SSRC_F2S)
411 clock = cm_get_f2s_sdr_ref_clk_hz();
412
413 /* get the SDRAM VCO clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800414 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_VCO);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800415 clock /= ((reg & CLKMGR_SDRPLLGRP_VCO_DENOM_MASK) >>
416 CLKMGR_SDRPLLGRP_VCO_DENOM_OFFSET) + 1;
417 clock *= ((reg & CLKMGR_SDRPLLGRP_VCO_NUMER_MASK) >>
418 CLKMGR_SDRPLLGRP_VCO_NUMER_OFFSET) + 1;
419
420 /* get the SDRAM (DDR_DQS) clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800421 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_SDRPLL_DDRDQSCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800422 reg = (reg & CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_MASK) >>
423 CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_OFFSET;
424 clock /= (reg + 1);
425
426 return clock;
427}
428
429unsigned int cm_get_l4_sp_clk_hz(void)
430{
431 u32 reg, clock = 0;
432
433 /* identify the source of L4 SP clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800434 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_L4SRC);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800435 reg = (reg & CLKMGR_MAINPLLGRP_L4SRC_L4SP) >>
436 CLKMGR_MAINPLLGRP_L4SRC_L4SP_OFFSET;
437
438 if (reg == CLKMGR_L4_SP_CLK_SRC_MAINPLL) {
439 clock = cm_get_main_vco_clk_hz();
440
441 /* get the clock prior L4 SP divider (main clk) */
Ley Foon Tan26695912019-11-08 10:38:21 +0800442 reg = readl(socfpga_get_clkmgr_addr() +
443 CLKMGR_GEN5_ALTR_MAINCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800444 clock /= (reg + 1);
Ley Foon Tan26695912019-11-08 10:38:21 +0800445 reg = readl(socfpga_get_clkmgr_addr() +
446 CLKMGR_GEN5_MAINPLL_MAINCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800447 clock /= (reg + 1);
448 } else if (reg == CLKMGR_L4_SP_CLK_SRC_PERPLL) {
449 clock = cm_get_per_vco_clk_hz();
450
451 /* get the clock prior L4 SP divider (periph_base_clk) */
Ley Foon Tan26695912019-11-08 10:38:21 +0800452 reg = readl(socfpga_get_clkmgr_addr() +
453 CLKMGR_GEN5_PERPLL_PERBASECLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800454 clock /= (reg + 1);
455 }
456
457 /* get the L4 SP clock which supplied to UART */
Ley Foon Tan26695912019-11-08 10:38:21 +0800458 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_MAINPLL_MAINDIV);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800459 reg = (reg & CLKMGR_MAINPLLGRP_MAINDIV_L4SPCLK_MASK) >>
460 CLKMGR_MAINPLLGRP_MAINDIV_L4SPCLK_OFFSET;
461 clock = clock / (1 << reg);
462
463 return clock;
464}
465
466unsigned int cm_get_mmc_controller_clk_hz(void)
467{
468 u32 reg, clock = 0;
469
470 /* identify the source of MMC clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800471 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_SRC);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800472 reg = (reg & CLKMGR_PERPLLGRP_SRC_SDMMC_MASK) >>
473 CLKMGR_PERPLLGRP_SRC_SDMMC_OFFSET;
474
475 if (reg == CLKMGR_SDMMC_CLK_SRC_F2S) {
476 clock = cm_get_f2s_per_ref_clk_hz();
477 } else if (reg == CLKMGR_SDMMC_CLK_SRC_MAIN) {
478 clock = cm_get_main_vco_clk_hz();
479
480 /* get the SDMMC clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800481 reg = readl(socfpga_get_clkmgr_addr() +
482 CLKMGR_GEN5_MAINPLL_MAINNANDSDMMCCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800483 clock /= (reg + 1);
484 } else if (reg == CLKMGR_SDMMC_CLK_SRC_PER) {
485 clock = cm_get_per_vco_clk_hz();
486
487 /* get the SDMMC clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800488 reg = readl(socfpga_get_clkmgr_addr() +
489 CLKMGR_GEN5_PERPLL_PERNANDSDMMCCLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800490 clock /= (reg + 1);
491 }
492
493 /* further divide by 4 as we have fixed divider at wrapper */
494 clock /= 4;
495 return clock;
496}
497
498unsigned int cm_get_qspi_controller_clk_hz(void)
499{
500 u32 reg, clock = 0;
501
502 /* identify the source of QSPI clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800503 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_SRC);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800504 reg = (reg & CLKMGR_PERPLLGRP_SRC_QSPI_MASK) >>
505 CLKMGR_PERPLLGRP_SRC_QSPI_OFFSET;
506
507 if (reg == CLKMGR_QSPI_CLK_SRC_F2S) {
508 clock = cm_get_f2s_per_ref_clk_hz();
509 } else if (reg == CLKMGR_QSPI_CLK_SRC_MAIN) {
510 clock = cm_get_main_vco_clk_hz();
511
512 /* get the qspi clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800513 reg = readl(socfpga_get_clkmgr_addr() +
514 CLKMGR_GEN5_MAINPLL_MAINQSPICLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800515 clock /= (reg + 1);
516 } else if (reg == CLKMGR_QSPI_CLK_SRC_PER) {
517 clock = cm_get_per_vco_clk_hz();
518
519 /* get the qspi clock */
Ley Foon Tan26695912019-11-08 10:38:21 +0800520 reg = readl(socfpga_get_clkmgr_addr() +
521 CLKMGR_GEN5_PERPLL_PERQSPICLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800522 clock /= (reg + 1);
523 }
524
525 return clock;
526}
527
528unsigned int cm_get_spi_controller_clk_hz(void)
529{
530 u32 reg, clock = 0;
531
532 clock = cm_get_per_vco_clk_hz();
533
534 /* get the clock prior L4 SP divider (periph_base_clk) */
Ley Foon Tan26695912019-11-08 10:38:21 +0800535 reg = readl(socfpga_get_clkmgr_addr() + CLKMGR_GEN5_PERPLL_PERBASECLK);
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800536 clock /= (reg + 1);
537
538 return clock;
539}
540
Eugeniy Paltsev74739322017-12-28 15:09:02 +0300541/* Override weak dw_spi_get_clk implementation in designware_spi.c driver */
542int dw_spi_get_clk(struct udevice *bus, ulong *rate)
543{
544 *rate = cm_get_spi_controller_clk_hz();
545
546 return 0;
547}
548
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800549void cm_print_clock_quick_summary(void)
550{
551 printf("MPU %10ld kHz\n", cm_get_mpu_clk_hz() / 1000);
552 printf("DDR %10ld kHz\n", cm_get_sdram_clk_hz() / 1000);
553 printf("EOSC1 %8d kHz\n", cm_get_osc_clk_hz(1) / 1000);
554 printf("EOSC2 %8d kHz\n", cm_get_osc_clk_hz(2) / 1000);
555 printf("F2S_SDR_REF %8d kHz\n", cm_get_f2s_sdr_ref_clk_hz() / 1000);
556 printf("F2S_PER_REF %8d kHz\n", cm_get_f2s_per_ref_clk_hz() / 1000);
557 printf("MMC %8d kHz\n", cm_get_mmc_controller_clk_hz() / 1000);
558 printf("QSPI %8d kHz\n", cm_get_qspi_controller_clk_hz() / 1000);
559 printf("UART %8d kHz\n", cm_get_l4_sp_clk_hz() / 1000);
560 printf("SPI %8d kHz\n", cm_get_spi_controller_clk_hz() / 1000);
561}