blob: 5ac8f28e670d8a46be2d4a8bf253540ccef5fdf5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefano Babica521a772010-01-20 18:19:32 +01002/*
3 * (C) Copyright 2007
4 * Sascha Hauer, Pengutronix
5 *
6 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Stefano Babica521a772010-01-20 18:19:32 +01007 */
8
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Simon Glass45c78902019-11-14 12:57:26 -070010#include <time.h>
Stefano Babica521a772010-01-20 18:19:32 +010011#include <asm/io.h>
Stefano Babicc37b7f72012-02-06 12:52:36 +010012#include <div64.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060013#include <asm/global_data.h>
Stefano Babica521a772010-01-20 18:19:32 +010014#include <asm/arch/imx-regs.h>
Benoît Thébaudeauafac1652012-09-27 10:19:58 +000015#include <asm/arch/clock.h>
Ye.Lib7d176f2014-10-30 18:20:55 +080016#include <asm/arch/sys_proto.h>
Stefano Babica521a772010-01-20 18:19:32 +010017
18/* General purpose timers registers */
19struct mxc_gpt {
20 unsigned int control;
21 unsigned int prescaler;
22 unsigned int status;
23 unsigned int nouse[6];
24 unsigned int counter;
25};
26
27static struct mxc_gpt *cur_gpt = (struct mxc_gpt *)GPT1_BASE_ADDR;
28
29/* General purpose timers bitfields */
Jason Liu83aa8fe2011-11-25 00:18:01 +000030#define GPTCR_SWR (1 << 15) /* Software reset */
Ye.Lib7d176f2014-10-30 18:20:55 +080031#define GPTCR_24MEN (1 << 10) /* Enable 24MHz clock input */
Jason Liu83aa8fe2011-11-25 00:18:01 +000032#define GPTCR_FRR (1 << 9) /* Freerun / restart */
Ye.Lib7d176f2014-10-30 18:20:55 +080033#define GPTCR_CLKSOURCE_32 (4 << 6) /* Clock source 32khz */
34#define GPTCR_CLKSOURCE_OSC (5 << 6) /* Clock source OSC */
35#define GPTCR_CLKSOURCE_PRE (1 << 6) /* Clock source PRECLK */
36#define GPTCR_CLKSOURCE_MASK (0x7 << 6)
Jason Liu83aa8fe2011-11-25 00:18:01 +000037#define GPTCR_TEN 1 /* Timer enable */
Stefano Babica521a772010-01-20 18:19:32 +010038
Ye.Lib7d176f2014-10-30 18:20:55 +080039#define GPTPR_PRESCALER24M_SHIFT 12
40#define GPTPR_PRESCALER24M_MASK (0xF << GPTPR_PRESCALER24M_SHIFT)
41
Ye Li1c3e80b2018-03-22 23:45:26 -070042DECLARE_GLOBAL_DATA_PTR;
43
Ye.Lib7d176f2014-10-30 18:20:55 +080044static inline int gpt_has_clk_source_osc(void)
45{
Peng Fandc47b2b2016-05-23 18:35:56 +080046 if (((is_mx6dq()) && (soc_rev() > CHIP_REV_1_0)) ||
Peng Fan8213ce22016-08-11 14:02:42 +080047 is_mx6dqp() || is_mx6sdl() || is_mx6sx() || is_mx6ul() ||
Ye Li1c3e80b2018-03-22 23:45:26 -070048 is_mx6ull() || is_mx6sll() || is_mx7())
Ye.Lib7d176f2014-10-30 18:20:55 +080049 return 1;
50
51 return 0;
Ye.Lib7d176f2014-10-30 18:20:55 +080052}
53
54static inline ulong gpt_get_clk(void)
55{
56#ifdef CONFIG_MXC_GPT_HCLK
57 if (gpt_has_clk_source_osc())
58 return MXC_HCLK >> 3;
59 else
60 return mxc_get_clock(MXC_IPG_PERCLK);
61#else
62 return MXC_CLK32;
63#endif
64}
Stefano Babicc37b7f72012-02-06 12:52:36 +010065
Stefano Babica521a772010-01-20 18:19:32 +010066int timer_init(void)
67{
68 int i;
69
70 /* setup GP Timer 1 */
71 __raw_writel(GPTCR_SWR, &cur_gpt->control);
72
73 /* We have no udelay by now */
Ye Li1c3e80b2018-03-22 23:45:26 -070074 for (i = 0; i < 100; i++)
75 __raw_writel(0, &cur_gpt->control);
Stefano Babica521a772010-01-20 18:19:32 +010076
Stefano Babica521a772010-01-20 18:19:32 +010077 i = __raw_readl(&cur_gpt->control);
Ye.Lib7d176f2014-10-30 18:20:55 +080078 i &= ~GPTCR_CLKSOURCE_MASK;
79
80#ifdef CONFIG_MXC_GPT_HCLK
81 if (gpt_has_clk_source_osc()) {
82 i |= GPTCR_CLKSOURCE_OSC | GPTCR_TEN;
83
Peng Fan3cc3b6f42016-12-11 19:24:23 +080084 /*
85 * For DL/S, SX, UL, ULL, SLL set 24Mhz OSC
86 * Enable bit and prescaler
87 */
88 if (is_mx6sdl() || is_mx6sx() || is_mx6ul() || is_mx6ull() ||
Ye Li1c3e80b2018-03-22 23:45:26 -070089 is_mx6sll() || is_mx7()) {
Ye.Lib7d176f2014-10-30 18:20:55 +080090 i |= GPTCR_24MEN;
91
92 /* Produce 3Mhz clock */
93 __raw_writel((7 << GPTPR_PRESCALER24M_SHIFT),
94 &cur_gpt->prescaler);
95 }
96 } else {
97 i |= GPTCR_CLKSOURCE_PRE | GPTCR_TEN;
98 }
99#else
100 __raw_writel(0, &cur_gpt->prescaler); /* 32Khz */
101 i |= GPTCR_CLKSOURCE_32 | GPTCR_TEN;
102#endif
103 __raw_writel(i, &cur_gpt->control);
Stefano Babica521a772010-01-20 18:19:32 +0100104
Ye Li1c3e80b2018-03-22 23:45:26 -0700105 gd->arch.tbl = __raw_readl(&cur_gpt->counter);
106 gd->arch.tbu = 0;
107
Graeme Russ944a7fe2011-07-15 02:21:14 +0000108 return 0;
Stefano Babica521a772010-01-20 18:19:32 +0100109}
110
Peng Fanc271c132015-08-26 15:40:58 +0800111unsigned long timer_read_counter(void)
Stefano Babica521a772010-01-20 18:19:32 +0100112{
Peng Fanc271c132015-08-26 15:40:58 +0800113 return __raw_readl(&cur_gpt->counter); /* current tick value */
Stefano Babicc37b7f72012-02-06 12:52:36 +0100114}
Stefano Babica521a772010-01-20 18:19:32 +0100115
Stefano Babicc37b7f72012-02-06 12:52:36 +0100116/*
117 * This function is derived from PowerPC code (timebase clock frequency).
118 * On ARM it returns the number of timer ticks per second.
119 */
120ulong get_tbclk(void)
121{
Ye.Lib7d176f2014-10-30 18:20:55 +0800122 return gpt_get_clk();
Stefano Babica521a772010-01-20 18:19:32 +0100123}
Peng Fan17501892016-08-25 19:03:17 +0200124
125/*
126 * This function is intended for SHORT delays only.
127 * It will overflow at around 10 seconds @ 400MHz,
128 * or 20 seconds @ 200MHz.
129 */
130unsigned long usec2ticks(unsigned long _usec)
131{
132 unsigned long long usec = _usec;
133
134 usec *= get_tbclk();
135 usec += 999999;
136 do_div(usec, 1000000);
137
138 return usec;
139}