Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 2 | /* |
| 3 | * armboot - Startup Code for ARM926EJS CPU-core |
| 4 | * |
| 5 | * Copyright (c) 2003 Texas Instruments |
| 6 | * |
wdenk | e3a0680 | 2004-06-06 23:13:55 +0000 | [diff] [blame] | 7 | * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 8 | * |
Albert ARIBAUD | 60fbc8d | 2011-08-04 18:45:45 +0200 | [diff] [blame] | 9 | * Copyright (c) 2001 Marius Gröger <mag@sysgo.de> |
| 10 | * Copyright (c) 2002 Alex Züpke <azu@sysgo.de> |
Detlev Zundel | f1b3f2b | 2009-05-13 10:54:10 +0200 | [diff] [blame] | 11 | * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 12 | * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com> |
| 13 | * Copyright (c) 2003 Kshitij <kshitij@ti.com> |
Albert ARIBAUD | 340983d | 2011-04-22 19:41:02 +0200 | [diff] [blame] | 14 | * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 15 | */ |
| 16 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 17 | #include <asm-offsets.h> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 18 | #include <config.h> |
Wolfgang Denk | 66e8d44 | 2009-07-24 00:17:48 +0200 | [diff] [blame] | 19 | #include <common.h> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 20 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 21 | /* |
| 22 | ************************************************************************* |
| 23 | * |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 24 | * Startup Code (reset vector) |
| 25 | * |
| 26 | * do important init only if we don't start from memory! |
| 27 | * setup Memory and board specific bits prior to relocation. |
| 28 | * relocate armboot to ram |
| 29 | * setup stack |
| 30 | * |
| 31 | ************************************************************************* |
| 32 | */ |
| 33 | |
Albert ARIBAUD | 9852cc6 | 2014-04-15 16:13:51 +0200 | [diff] [blame] | 34 | .globl reset |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 35 | |
| 36 | reset: |
| 37 | /* |
| 38 | * set the cpu to SVC32 mode |
| 39 | */ |
| 40 | mrs r0,cpsr |
| 41 | bic r0,r0,#0x1f |
| 42 | orr r0,r0,#0xd3 |
| 43 | msr cpsr,r0 |
| 44 | |
| 45 | /* |
| 46 | * we do sys-critical inits only at reboot, |
| 47 | * not when booting from ram! |
| 48 | */ |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 49 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 50 | bl cpu_init_crit |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 51 | #endif |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 52 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 53 | bl _main |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 54 | |
| 55 | /*------------------------------------------------------------------------------*/ |
| 56 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 57 | .globl c_runtime_cpu_setup |
| 58 | c_runtime_cpu_setup: |
| 59 | |
| 60 | bx lr |
| 61 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 62 | /* |
| 63 | ************************************************************************* |
| 64 | * |
| 65 | * CPU_init_critical registers |
| 66 | * |
| 67 | * setup important registers |
| 68 | * setup memory timing |
| 69 | * |
| 70 | ************************************************************************* |
| 71 | */ |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 72 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 73 | cpu_init_crit: |
| 74 | /* |
Sughosh Ganu | 4cb7186 | 2012-02-02 00:44:38 +0000 | [diff] [blame] | 75 | * flush D cache before disabling it |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 76 | */ |
| 77 | mov r0, #0 |
Sughosh Ganu | 4cb7186 | 2012-02-02 00:44:38 +0000 | [diff] [blame] | 78 | flush_dcache: |
| 79 | mrc p15, 0, r15, c7, c10, 3 |
| 80 | bne flush_dcache |
| 81 | |
| 82 | mcr p15, 0, r0, c8, c7, 0 /* invalidate TLB */ |
| 83 | mcr p15, 0, r0, c7, c5, 0 /* invalidate I Cache */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 84 | |
| 85 | /* |
Christian Riesch | a927d26 | 2012-02-02 00:44:40 +0000 | [diff] [blame] | 86 | * disable MMU and D cache |
| 87 | * enable I cache if CONFIG_SYS_ICACHE_OFF is not defined |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 88 | */ |
| 89 | mrc p15, 0, r0, c1, c0, 0 |
Christian Riesch | 48c2d6d | 2012-02-02 00:44:39 +0000 | [diff] [blame] | 90 | bic r0, r0, #0x00000300 /* clear bits 9:8 (---- --RS) */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 91 | bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */ |
Christian Riesch | 48c2d6d | 2012-02-02 00:44:39 +0000 | [diff] [blame] | 92 | #ifdef CONFIG_SYS_EXCEPTION_VECTORS_HIGH |
| 93 | orr r0, r0, #0x00002000 /* set bit 13 (--V- ----) */ |
| 94 | #else |
| 95 | bic r0, r0, #0x00002000 /* clear bit 13 (--V- ----) */ |
| 96 | #endif |
Yuichiro Goto | 8d4b7e9 | 2016-02-25 10:23:34 +0900 | [diff] [blame] | 97 | orr r0, r0, #0x00000002 /* set bit 1 (A) Align */ |
Christian Riesch | a927d26 | 2012-02-02 00:44:40 +0000 | [diff] [blame] | 98 | #ifndef CONFIG_SYS_ICACHE_OFF |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 99 | orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */ |
Christian Riesch | a927d26 | 2012-02-02 00:44:40 +0000 | [diff] [blame] | 100 | #endif |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 101 | mcr p15, 0, r0, c1, c0, 0 |
| 102 | |
Simon Glass | 9084407 | 2016-05-05 07:28:06 -0600 | [diff] [blame] | 103 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT_ONLY |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 104 | /* |
| 105 | * Go setup Memory and board specific bits prior to relocation. |
| 106 | */ |
Mans Rullgard | 96db04f | 2018-04-21 16:11:07 +0100 | [diff] [blame] | 107 | mov r4, lr /* perserve link reg across call */ |
Wolfgang Denk | 7f88a5e | 2005-10-06 17:08:18 +0200 | [diff] [blame] | 108 | bl lowlevel_init /* go setup pll,mux,memory */ |
Mans Rullgard | 96db04f | 2018-04-21 16:11:07 +0100 | [diff] [blame] | 109 | mov lr, r4 /* restore link */ |
Simon Glass | 9084407 | 2016-05-05 07:28:06 -0600 | [diff] [blame] | 110 | #endif |
Heiko Schocher | c8a6d75 | 2011-11-09 20:06:23 +0000 | [diff] [blame] | 111 | mov pc, lr /* back to my caller */ |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 112 | #endif /* CONFIG_SKIP_LOWLEVEL_INIT */ |