blob: e77e9b7f376418f16f4adb62f07c3e79ba2fc556 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun7b08d212014-06-23 15:15:56 -07002/*
Priyanka Jain7d05b992017-04-28 10:41:35 +05303 * Copyright 2017 NXP
York Sun7b08d212014-06-23 15:15:56 -07004 * Copyright (C) 2014 Freescale Semiconductor
York Sun7b08d212014-06-23 15:15:56 -07005 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
Bharat Bhushan70239992017-03-22 12:06:25 +053010#include <asm/arch/stream_id_lsch3.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080011#include <asm/arch/config.h>
Minghuan Lian0e3a2b92015-03-20 19:28:16 -070012
Mingkai Hu0e58b512015-10-26 19:47:50 +080013/* Link Definitions */
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000014#ifdef CONFIG_TFABOOT
15#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
16#else
Mingkai Hu0e58b512015-10-26 19:47:50 +080017#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000018#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080019
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070020/* We need architecture specific misc initializations */
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070021
York Sun7b08d212014-06-23 15:15:56 -070022/* Link Definitions */
York Sun7b08d212014-06-23 15:15:56 -070023
York Sun7b08d212014-06-23 15:15:56 -070024#ifndef CONFIG_SYS_FSL_DDR4
York Sun7b08d212014-06-23 15:15:56 -070025#define CONFIG_SYS_DDR_RAW_TIMING
26#endif
York Sun7b08d212014-06-23 15:15:56 -070027
28#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
29
Mingkai Hu0e58b512015-10-26 19:47:50 +080030#define CONFIG_VERY_BIG_RAM
York Sun7b08d212014-06-23 15:15:56 -070031#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
32#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
33#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
34#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070035#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
36
York Sun290a83a2014-09-08 12:20:01 -070037/*
38 * SMP Definitinos
39 */
Michael Wallef056e0f2020-06-01 21:53:26 +020040#define CPU_RELEASE_ADDR secondary_boot_addr
York Sun290a83a2014-09-08 12:20:01 -070041
York Sunc7a0e302014-08-13 10:21:05 -070042#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
York Sun7b08d212014-06-23 15:15:56 -070043
York Sun77a10972015-03-20 19:28:08 -070044/*
45 * This is not an accurate number. It is used in start.S. The frequency
46 * will be udpated later when get_bus_freq(0) is available.
47 */
York Sun7b08d212014-06-23 15:15:56 -070048
Biwen Li66c0e362021-02-05 19:01:59 +080049/* GPIO */
Biwen Li66c0e362021-02-05 19:01:59 +080050
York Sun7b08d212014-06-23 15:15:56 -070051/* I2C */
York Sun7b08d212014-06-23 15:15:56 -070052
53/* Serial Port */
York Sun7b08d212014-06-23 15:15:56 -070054#define CONFIG_SYS_NS16550_SERIAL
55#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3a76dd52017-01-10 16:44:16 +080056#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
York Sun7b08d212014-06-23 15:15:56 -070057
York Sun7b08d212014-06-23 15:15:56 -070058/*
York Sun03017032015-03-20 19:28:23 -070059 * During booting, IFC is mapped at the region of 0x30000000.
60 * But this region is limited to 256MB. To accommodate NOR, promjet
61 * and FPGA. This region is divided as below:
62 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
63 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
64 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
65 *
66 * To accommodate bigger NOR flash and other devices, we will map IFC
67 * chip selects to as below:
68 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
69 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
70 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
71 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
72 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
73 *
74 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sun7b08d212014-06-23 15:15:56 -070075 * CONFIG_SYS_FLASH_BASE has the final address (core view)
76 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
77 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
78 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
79 */
York Sun03017032015-03-20 19:28:23 -070080
York Sun7b08d212014-06-23 15:15:56 -070081#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
82#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
83#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
84
York Sun03017032015-03-20 19:28:23 -070085#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
86#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
87
York Sun03017032015-03-20 19:28:23 -070088#ifndef __ASSEMBLY__
89unsigned long long get_qixis_addr(void);
90#endif
91#define QIXIS_BASE get_qixis_addr()
92#define QIXIS_BASE_PHYS 0x20000000
93#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lud0e295d2015-03-20 19:28:31 -070094#define QIXIS_STAT_PRES1 0xb
95#define QIXIS_SDID_MASK 0x07
96#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun03017032015-03-20 19:28:23 -070097
98#define CONFIG_SYS_NAND_BASE 0x530000000ULL
99#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530100
York Sun7b08d212014-06-23 15:15:56 -0700101/* MC firmware */
York Sun7b08d212014-06-23 15:15:56 -0700102/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Riveraf4fed4b2015-03-20 19:28:18 -0700103#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
104#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
105#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
106#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Suncbe8e1c2016-04-04 11:41:26 -0700107/* For LS2085A */
J. German Riverac3b505f2015-07-02 11:28:58 +0530108#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
109#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sun7b08d212014-06-23 15:15:56 -0700110
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +0530111/*
112 * Carve out a DDR region which will not be used by u-boot/Linux
113 *
114 * It will be used by MC and Debug Server. The MC region must be
115 * 512MB aligned, so the min size to hide is 512MB.
116 */
York Sune45e13e2016-08-03 12:33:00 -0700117#ifdef CONFIG_FSL_MC_ENET
Meenakshi Aggarwal67f195c2019-02-27 14:41:02 +0530118#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
York Sun7b08d212014-06-23 15:15:56 -0700119#endif
120
York Sun7b08d212014-06-23 15:15:56 -0700121/* Miscellaneous configurable options */
York Sun7b08d212014-06-23 15:15:56 -0700122
123/* Physical Memory Map */
124/* fixme: these need to be checked against the board */
York Sun7b08d212014-06-23 15:15:56 -0700125
York Sun7b08d212014-06-23 15:15:56 -0700126#define CONFIG_HWCONFIG
127#define HWCONFIG_BUFFER_SIZE 128
128
York Sun7b08d212014-06-23 15:15:56 -0700129/* Initial environment variables */
130#define CONFIG_EXTRA_ENV_SETTINGS \
131 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
132 "loadaddr=0x80100000\0" \
133 "kernel_addr=0x100000\0" \
134 "ramdisk_addr=0x800000\0" \
135 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700136 "fdt_high=0xa0000000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700137 "initrd_high=0xffffffffffffffff\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530138 "kernel_start=0x581000000\0" \
Stuart Yoderd4792d82015-01-06 13:18:57 -0800139 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530140 "kernel_size=0x2800000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530141 "console=ttyAMA0,38400n8\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530142 "mcinitcmd=fsl_mc start mc 0x580a00000" \
143 " 0x580e00000 \0"
York Sun7b08d212014-06-23 15:15:56 -0700144
York Sun7b08d212014-06-23 15:15:56 -0700145/* Monitor Command Prompt */
146#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
York Sun7b08d212014-06-23 15:15:56 -0700147#define CONFIG_SYS_MAXARGS 64 /* max command args */
148
Scott Wood8e728cd2015-03-24 13:25:02 -0700149#define CONFIG_SPL_BSS_START_ADDR 0x80100000
150#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Scott Wood8e728cd2015-03-24 13:25:02 -0700151#define CONFIG_SPL_MAX_SIZE 0x16000
Scott Wood8e728cd2015-03-24 13:25:02 -0700152#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
Jagdish Gediya01f3b432018-08-23 22:53:33 +0530153#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Scott Wood8e728cd2015-03-24 13:25:02 -0700154
Santan Kumar99136482017-05-05 15:42:28 +0530155#ifdef CONFIG_NAND_BOOT
Scott Wood8e728cd2015-03-24 13:25:02 -0700156#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
157#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
Santan Kumar99136482017-05-05 15:42:28 +0530158#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700159#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
160#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
York Sunfb383062017-12-18 08:24:55 -0800161#define CONFIG_SYS_MONITOR_LEN (1024 * 1024)
Scott Wood8e728cd2015-03-24 13:25:02 -0700162
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530163#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
164
Simon Glass89e0a3a2017-05-17 08:23:10 -0600165#include <asm/arch/soc.h>
166
York Sun7b08d212014-06-23 15:15:56 -0700167#endif /* __LS2_COMMON_H */