blob: 3377e669f2f69d53ee5066592683d437692244a1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek19dfc472012-09-13 20:23:34 +00002/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
Michal Simek19dfc472012-09-13 20:23:34 +00009 */
10
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +053011#include <clk.h>
Michal Simek19dfc472012-09-13 20:23:34 +000012#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070013#include <cpu_func.h>
Michal Simek250e05e2015-11-30 14:14:56 +010014#include <dm.h>
Michal Simekc8142d42021-12-15 11:00:01 +010015#include <generic-phy.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Michal Simek19dfc472012-09-13 20:23:34 +000017#include <net.h>
Michal Simekb055f672014-04-25 14:17:38 +020018#include <netdev.h>
Michal Simek19dfc472012-09-13 20:23:34 +000019#include <config.h>
Michal Simekd9cfa972015-09-24 20:13:45 +020020#include <console.h>
Michal Simek19dfc472012-09-13 20:23:34 +000021#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060022#include <asm/cache.h>
Michal Simek19dfc472012-09-13 20:23:34 +000023#include <asm/io.h>
24#include <phy.h>
Michal Simekc86e7fc2021-12-06 16:25:20 +010025#include <reset.h>
Michal Simek19dfc472012-09-13 20:23:34 +000026#include <miiphy.h>
Mateusz Kulikowski93597d72016-01-23 11:54:33 +010027#include <wait_bit.h>
Michal Simek19dfc472012-09-13 20:23:34 +000028#include <watchdog.h>
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +053029#include <asm/system.h>
David Andrey73875dc2013-04-05 17:24:24 +020030#include <asm/arch/hardware.h>
Michal Simekd9f2c112012-10-15 14:01:23 +020031#include <asm/arch/sys_proto.h>
Simon Glass9bc15642020-02-03 07:36:16 -070032#include <dm/device_compat.h>
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +053033#include <linux/bitfield.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060034#include <linux/bitops.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070035#include <linux/err.h>
Masahiro Yamada64e4f7f2016-09-21 11:28:57 +090036#include <linux/errno.h>
Michal Simekb0017982022-03-30 11:07:53 +020037#include <eth_phy.h>
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +020038#include <zynqmp_firmware.h>
Michal Simek19dfc472012-09-13 20:23:34 +000039
Michal Simek19dfc472012-09-13 20:23:34 +000040/* Bit/mask specification */
41#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
42#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
43#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
44#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
45#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
46
47#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
48#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
49#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
50
51#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
52#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
53#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
54
55/* Wrap bit, last descriptor */
56#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
57#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek1dc446e2015-08-17 09:58:54 +020058#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek19dfc472012-09-13 20:23:34 +000059
Michal Simek19dfc472012-09-13 20:23:34 +000060#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
61#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
62#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
63#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
64
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053065#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
66#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
67#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
68#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladuguf6c2d202016-05-16 15:31:38 +053069#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053070#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simek19dfc472012-09-13 20:23:34 +000071
Siva Durga Prasad Paladugu71245a42014-07-08 15:31:03 +053072#ifdef CONFIG_ARM64
73# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
74#else
75# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
76#endif
77
78#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
79 ZYNQ_GEM_NWCFG_FDEN | \
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +053080 ZYNQ_GEM_NWCFG_FSREM)
Michal Simek19dfc472012-09-13 20:23:34 +000081
82#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
83
84#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
85/* Use full configured addressable space (8 Kb) */
86#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
87/* Use full configured addressable space (4 Kb) */
88#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
89/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
90#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
91
Vipul Kumarcbc2ed62018-11-26 16:27:38 +053092#if defined(CONFIG_PHYS_64BIT)
93# define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */
94#else
95# define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */
96#endif
97
Michal Simek19dfc472012-09-13 20:23:34 +000098#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
99 ZYNQ_GEM_DMACR_RXSIZE | \
100 ZYNQ_GEM_DMACR_TXSIZE | \
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530101 ZYNQ_GEM_DMACR_RXBUF | \
102 ZYNQ_GEM_DMA_BUS_WIDTH)
Michal Simek19dfc472012-09-13 20:23:34 +0000103
Michal Simek975ae352015-08-17 09:57:46 +0200104#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
105
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530106#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
107
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530108#define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23)
109
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100110#define MDIO_IDLE_TIMEOUT_MS 100
111
Michal Simekab72cb42013-04-22 14:41:09 +0200112/* Use MII register 1 (MII status register) to detect PHY */
113#define PHY_DETECT_REG 1
114
115/* Mask used to verify certain PHY features (or register contents)
116 * in the register above:
117 * 0x1000: 10Mbps full duplex support
118 * 0x0800: 10Mbps half duplex support
119 * 0x0008: Auto-negotiation support
120 */
121#define PHY_DETECT_MASK 0x1808
122
Stefan Roese7acfc262023-01-25 08:09:08 +0100123/* PCS (SGMII) Link Status */
124#define ZYNQ_GEM_PCSSTATUS_LINK BIT(2)
125#define ZYNQ_GEM_PCSSTATUS_ANEG_COMPL BIT(5)
126
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530127/* TX BD status masks */
128#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
129#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
130#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
131
Soren Brinkmann4dded982013-11-21 13:39:01 -0800132/* Clock frequencies for different speeds */
133#define ZYNQ_GEM_FREQUENCY_10 2500000UL
134#define ZYNQ_GEM_FREQUENCY_100 25000000UL
135#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
136
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700137#define RXCLK_EN BIT(0)
138
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530139/* GEM specific constants for CLK. */
140#define GEM_CLK_DIV8 0
141#define GEM_CLK_DIV16 1
142#define GEM_CLK_DIV32 2
143#define GEM_CLK_DIV48 3
144#define GEM_CLK_DIV64 4
145#define GEM_CLK_DIV96 5
146#define GEM_CLK_DIV128 6
147#define GEM_CLK_DIV224 7
148
149#define GEM_MDC_SET(val) FIELD_PREP(GENMASK(20, 18), val)
150
Michal Simek19dfc472012-09-13 20:23:34 +0000151/* Device registers */
152struct zynq_gem_regs {
Michal Simek74a86e82015-10-05 11:49:43 +0200153 u32 nwctrl; /* 0x0 - Network Control reg */
154 u32 nwcfg; /* 0x4 - Network Config reg */
155 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000156 u32 reserved1;
Michal Simek74a86e82015-10-05 11:49:43 +0200157 u32 dmacr; /* 0x10 - DMA Control reg */
158 u32 txsr; /* 0x14 - TX Status reg */
159 u32 rxqbase; /* 0x18 - RX Q Base address reg */
160 u32 txqbase; /* 0x1c - TX Q Base address reg */
161 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000162 u32 reserved2[2];
Michal Simek74a86e82015-10-05 11:49:43 +0200163 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000164 u32 reserved3;
Michal Simek74a86e82015-10-05 11:49:43 +0200165 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000166 u32 reserved4[18];
Michal Simek74a86e82015-10-05 11:49:43 +0200167 u32 hashl; /* 0x80 - Hash Low address reg */
168 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000169#define LADDR_LOW 0
170#define LADDR_HIGH 1
Michal Simek74a86e82015-10-05 11:49:43 +0200171 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
172 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000173 u32 reserved6[18];
Michal Simekff5dbef2015-10-05 12:49:48 +0200174#define STAT_SIZE 44
175 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530176 u32 reserved9[20];
177 u32 pcscntrl;
Stefan Roese7acfc262023-01-25 08:09:08 +0100178 u32 pcsstatus;
179 u32 rserved12[35];
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530180 u32 dcfg6; /* 0x294 Design config reg6 */
181 u32 reserved7[106];
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700182 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
183 u32 reserved8[15];
184 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530185 u32 reserved10[17];
186 u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */
187 u32 reserved11[2];
188 u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */
Michal Simek19dfc472012-09-13 20:23:34 +0000189};
190
191/* BD descriptors */
192struct emac_bd {
193 u32 addr; /* Next descriptor pointer */
194 u32 status;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530195#if defined(CONFIG_PHYS_64BIT)
196 u32 addr_hi;
197 u32 reserved;
198#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000199};
200
Michal Simekc40c93e2019-05-22 14:12:20 +0200201/* Reduce amount of BUFs if you have limited amount of memory */
Siva Durga Prasad Paladugu55931cf2015-04-15 12:15:01 +0530202#define RX_BUF 32
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530203/* Page table entries are set to 1MB, or multiples of 1MB
204 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
205 */
206#define BD_SPACE 0x100000
207/* BD separation space */
Michal Simekc6eb0bc2015-08-17 09:45:53 +0200208#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek19dfc472012-09-13 20:23:34 +0000209
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700210/* Setup the first free TX descriptor */
211#define TX_FREE_DESC 2
212
Michal Simek19dfc472012-09-13 20:23:34 +0000213/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
214struct zynq_gem_priv {
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530215 struct emac_bd *tx_bd;
216 struct emac_bd *rx_bd;
217 char *rxbuffers;
Michal Simek19dfc472012-09-13 20:23:34 +0000218 u32 rxbd_current;
219 u32 rx_first_buf;
220 int phyaddr;
Michal Simeka94f84d2013-01-24 13:04:12 +0100221 int init;
Michal Simek1a63ee22015-11-30 10:24:15 +0100222 struct zynq_gem_regs *iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200223 struct zynq_gem_regs *mdiobase;
Michal Simek492de0f2015-10-07 16:42:56 +0200224 phy_interface_t interface;
Michal Simek19dfc472012-09-13 20:23:34 +0000225 struct phy_device *phydev;
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530226 ofnode phy_of_node;
Michal Simek19dfc472012-09-13 20:23:34 +0000227 struct mii_dev *bus;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700228 struct clk rx_clk;
229 struct clk tx_clk;
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530230 struct clk pclk;
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200231 u32 max_speed;
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530232 bool int_pcs;
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530233 bool dma_64bit;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700234 u32 clk_en_info;
Michal Simekc86e7fc2021-12-06 16:25:20 +0100235 struct reset_ctl_bulk resets;
Michal Simek19dfc472012-09-13 20:23:34 +0000236};
237
Michal Simek70551ca2018-06-13 10:00:30 +0200238static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
Michal Simek1a63ee22015-11-30 10:24:15 +0100239 u32 op, u16 *data)
Michal Simek19dfc472012-09-13 20:23:34 +0000240{
241 u32 mgtcr;
Michal Simek55ee1862016-05-30 10:43:11 +0200242 struct zynq_gem_regs *regs = priv->mdiobase;
Michal Simeke6709652016-12-12 09:47:26 +0100243 int err;
Michal Simek19dfc472012-09-13 20:23:34 +0000244
Álvaro Fernåndez Rojas918de032018-01-23 17:14:55 +0100245 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100246 true, MDIO_IDLE_TIMEOUT_MS, false);
Michal Simeke6709652016-12-12 09:47:26 +0100247 if (err)
248 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000249
250 /* Construct mgtcr mask for the operation */
251 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
252 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
253 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
254
255 /* Write mgtcr and wait for completion */
256 writel(mgtcr, &regs->phymntnc);
257
Álvaro Fernåndez Rojas918de032018-01-23 17:14:55 +0100258 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100259 true, MDIO_IDLE_TIMEOUT_MS, false);
Michal Simeke6709652016-12-12 09:47:26 +0100260 if (err)
261 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000262
263 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
264 *data = readl(&regs->phymntnc);
265
266 return 0;
267}
268
Michal Simek70551ca2018-06-13 10:00:30 +0200269static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100270 u32 regnum, u16 *val)
Michal Simek19dfc472012-09-13 20:23:34 +0000271{
Michal Simek70551ca2018-06-13 10:00:30 +0200272 int ret;
Michal Simekc919c2c2015-10-07 16:34:51 +0200273
Michal Simek1a63ee22015-11-30 10:24:15 +0100274 ret = phy_setup_op(priv, phy_addr, regnum,
275 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simekc919c2c2015-10-07 16:34:51 +0200276
277 if (!ret)
278 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
279 phy_addr, regnum, *val);
280
281 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000282}
283
Michal Simek70551ca2018-06-13 10:00:30 +0200284static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100285 u32 regnum, u16 data)
Michal Simek19dfc472012-09-13 20:23:34 +0000286{
Michal Simekc919c2c2015-10-07 16:34:51 +0200287 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
288 regnum, data);
289
Michal Simek1a63ee22015-11-30 10:24:15 +0100290 return phy_setup_op(priv, phy_addr, regnum,
291 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek19dfc472012-09-13 20:23:34 +0000292}
293
Michal Simek250e05e2015-11-30 14:14:56 +0100294static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000295{
296 u32 i, macaddrlow, macaddrhigh;
Simon Glassfa20e932020-12-03 16:55:20 -0700297 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100298 struct zynq_gem_priv *priv = dev_get_priv(dev);
299 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000300
301 /* Set the MAC bits [31:0] in BOT */
Michal Simek250e05e2015-11-30 14:14:56 +0100302 macaddrlow = pdata->enetaddr[0];
303 macaddrlow |= pdata->enetaddr[1] << 8;
304 macaddrlow |= pdata->enetaddr[2] << 16;
305 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek19dfc472012-09-13 20:23:34 +0000306
307 /* Set MAC bits [47:32] in TOP */
Michal Simek250e05e2015-11-30 14:14:56 +0100308 macaddrhigh = pdata->enetaddr[4];
309 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek19dfc472012-09-13 20:23:34 +0000310
311 for (i = 0; i < 4; i++) {
312 writel(0, &regs->laddr[i][LADDR_LOW]);
313 writel(0, &regs->laddr[i][LADDR_HIGH]);
314 /* Do not use MATCHx register */
315 writel(0, &regs->match[i]);
316 }
317
318 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
319 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
320
321 return 0;
322}
323
Michal Simek250e05e2015-11-30 14:14:56 +0100324static int zynq_phy_init(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000325{
Michal Simek75fbb692015-11-30 13:38:32 +0100326 int ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100327 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek55ee1862016-05-30 10:43:11 +0200328 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000329 const u32 supported = SUPPORTED_10baseT_Half |
330 SUPPORTED_10baseT_Full |
331 SUPPORTED_100baseT_Half |
332 SUPPORTED_100baseT_Full |
333 SUPPORTED_1000baseT_Half |
334 SUPPORTED_1000baseT_Full;
335
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100336 /* Enable only MDIO bus */
Michal Simek55ee1862016-05-30 10:43:11 +0200337 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs_mdio->nwctrl);
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100338
Michal Simekb0017982022-03-30 11:07:53 +0200339 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
340 priv->phyaddr = eth_phy_get_addr(dev);
341
Michal Simek7cd7ea62015-11-30 13:54:43 +0100342 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
343 priv->interface);
Venkatesh Yadav Abbarapu1bbe4502022-09-29 10:26:05 +0530344 if (IS_ERR_OR_NULL(priv->phydev))
Michal Simek2c68e082015-11-30 14:03:37 +0100345 return -ENODEV;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100346
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200347 if (priv->max_speed) {
348 ret = phy_set_supported(priv->phydev, priv->max_speed);
349 if (ret)
350 return ret;
351 }
352
Siva Durga Prasad Paladugu12203502019-03-27 17:39:59 +0530353 priv->phydev->supported &= supported | ADVERTISED_Pause |
354 ADVERTISED_Asym_Pause;
355
Michal Simek7cd7ea62015-11-30 13:54:43 +0100356 priv->phydev->advertising = priv->phydev->supported;
Ashok Reddy Somabea12f42022-01-14 13:08:07 +0100357 if (!ofnode_valid(priv->phydev->node))
358 priv->phydev->node = priv->phy_of_node;
Dan Murphya5828712016-05-02 15:45:57 -0500359
Michal Simek24ce2322016-05-18 14:37:23 +0200360 return phy_config(priv->phydev);
Michal Simek7cd7ea62015-11-30 13:54:43 +0100361}
362
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530363static u32 gem_mdc_clk_div(struct zynq_gem_priv *priv)
364{
365 u32 config;
366 unsigned long pclk_hz;
367
368 pclk_hz = clk_get_rate(&priv->pclk);
369 if (pclk_hz <= 20000000)
370 config = GEM_MDC_SET(GEM_CLK_DIV8);
371 else if (pclk_hz <= 40000000)
372 config = GEM_MDC_SET(GEM_CLK_DIV16);
373 else if (pclk_hz <= 80000000)
374 config = GEM_MDC_SET(GEM_CLK_DIV32);
375 else if (pclk_hz <= 120000000)
376 config = GEM_MDC_SET(GEM_CLK_DIV48);
377 else if (pclk_hz <= 160000000)
378 config = GEM_MDC_SET(GEM_CLK_DIV64);
379 else if (pclk_hz <= 240000000)
380 config = GEM_MDC_SET(GEM_CLK_DIV96);
381 else if (pclk_hz <= 320000000)
382 config = GEM_MDC_SET(GEM_CLK_DIV128);
383 else
384 config = GEM_MDC_SET(GEM_CLK_DIV224);
385
386 return config;
387}
388
Michal Simek250e05e2015-11-30 14:14:56 +0100389static int zynq_gem_init(struct udevice *dev)
Michal Simek7cd7ea62015-11-30 13:54:43 +0100390{
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530391 u32 i, nwconfig;
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200392 int ret;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100393 unsigned long clk_rate = 0;
Michal Simek250e05e2015-11-30 14:14:56 +0100394 struct zynq_gem_priv *priv = dev_get_priv(dev);
395 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200396 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100397 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
398 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
399
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530400 if (readl(&regs->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B)
401 priv->dma_64bit = true;
402 else
403 priv->dma_64bit = false;
404
405#if defined(CONFIG_PHYS_64BIT)
406 if (!priv->dma_64bit) {
407 printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n",
408 __func__);
409 return -EINVAL;
410 }
411#else
412 if (priv->dma_64bit)
413 debug("WARN: %s: Not using 64-bit dma even HW supports it\n",
414 __func__);
415#endif
416
Michal Simeka94f84d2013-01-24 13:04:12 +0100417 if (!priv->init) {
418 /* Disable all interrupts */
419 writel(0xFFFFFFFF, &regs->idr);
Michal Simek19dfc472012-09-13 20:23:34 +0000420
Michal Simeka94f84d2013-01-24 13:04:12 +0100421 /* Disable the receiver & transmitter */
422 writel(0, &regs->nwctrl);
423 writel(0, &regs->txsr);
424 writel(0, &regs->rxsr);
425 writel(0, &regs->phymntnc);
Michal Simek19dfc472012-09-13 20:23:34 +0000426
Michal Simeka94f84d2013-01-24 13:04:12 +0100427 /* Clear the Hash registers for the mac address
428 * pointed by AddressPtr
429 */
430 writel(0x0, &regs->hashl);
431 /* Write bits [63:32] in TOP */
432 writel(0x0, &regs->hashh);
Michal Simek19dfc472012-09-13 20:23:34 +0000433
Michal Simeka94f84d2013-01-24 13:04:12 +0100434 /* Clear all counters */
Michal Simekff5dbef2015-10-05 12:49:48 +0200435 for (i = 0; i < STAT_SIZE; i++)
Michal Simeka94f84d2013-01-24 13:04:12 +0100436 readl(&regs->stat[i]);
Michal Simek19dfc472012-09-13 20:23:34 +0000437
Michal Simeka94f84d2013-01-24 13:04:12 +0100438 /* Setup RxBD space */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530439 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000440
Michal Simeka94f84d2013-01-24 13:04:12 +0100441 for (i = 0; i < RX_BUF; i++) {
442 priv->rx_bd[i].status = 0xF0000000;
443 priv->rx_bd[i].addr =
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530444 (lower_32_bits((ulong)(priv->rxbuffers)
445 + (i * PKTSIZE_ALIGN)));
446#if defined(CONFIG_PHYS_64BIT)
447 priv->rx_bd[i].addr_hi =
448 (upper_32_bits((ulong)(priv->rxbuffers)
449 + (i * PKTSIZE_ALIGN)));
450#endif
451 }
Michal Simeka94f84d2013-01-24 13:04:12 +0100452 /* WRAP bit to last BD */
453 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
454 /* Write RxBDs to IP */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530455 writel(lower_32_bits((ulong)priv->rx_bd), &regs->rxqbase);
456#if defined(CONFIG_PHYS_64BIT)
457 writel(upper_32_bits((ulong)priv->rx_bd), &regs->upper_rxqbase);
458#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000459
Michal Simeka94f84d2013-01-24 13:04:12 +0100460 /* Setup for DMA Configuration register */
461 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek19dfc472012-09-13 20:23:34 +0000462
Michal Simeka94f84d2013-01-24 13:04:12 +0100463 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek55ee1862016-05-30 10:43:11 +0200464 setbits_le32(&regs_mdio->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek19dfc472012-09-13 20:23:34 +0000465
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700466 /* Disable the second priority queue */
467 dummy_tx_bd->addr = 0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530468#if defined(CONFIG_PHYS_64BIT)
469 dummy_tx_bd->addr_hi = 0;
470#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700471 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
472 ZYNQ_GEM_TXBUF_LAST_MASK|
473 ZYNQ_GEM_TXBUF_USED_MASK;
474
475 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
476 ZYNQ_GEM_RXBUF_NEW_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530477#if defined(CONFIG_PHYS_64BIT)
478 dummy_rx_bd->addr_hi = 0;
479#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700480 dummy_rx_bd->status = 0;
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700481
482 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
483 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
484
Michal Simeka94f84d2013-01-24 13:04:12 +0100485 priv->init++;
486 }
487
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200488 ret = phy_startup(priv->phydev);
489 if (ret)
490 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000491
Michal Simek43b38322015-11-30 13:44:49 +0100492 if (!priv->phydev->link) {
493 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek216b96d2013-11-12 14:25:29 +0100494 return -1;
495 }
496
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530497 nwconfig = gem_mdc_clk_div(priv);
498 nwconfig |= ZYNQ_GEM_NWCFG_INIT;
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530499
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530500 /*
501 * Set SGMII enable PCS selection only if internal PCS/PMA
502 * core is used and interface is SGMII.
503 */
504 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
505 priv->int_pcs) {
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530506 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
507 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530508 }
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530509
Michal Simek43b38322015-11-30 13:44:49 +0100510 switch (priv->phydev->speed) {
Michal Simekd9f2c112012-10-15 14:01:23 +0200511 case SPEED_1000:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530512 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simekd9f2c112012-10-15 14:01:23 +0200513 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800514 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simekd9f2c112012-10-15 14:01:23 +0200515 break;
516 case SPEED_100:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530517 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek64295952015-09-08 16:55:42 +0200518 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800519 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simekd9f2c112012-10-15 14:01:23 +0200520 break;
521 case SPEED_10:
Soren Brinkmann4dded982013-11-21 13:39:01 -0800522 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simekd9f2c112012-10-15 14:01:23 +0200523 break;
524 }
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600525
526#ifdef CONFIG_ARM64
527 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
528 priv->int_pcs) {
529 /*
530 * Disable AN for fixed link configuration, enable otherwise.
531 * Must be written after PCS_SEL is set in nwconfig,
532 * otherwise writes will not take effect.
533 */
Stefan Roese7acfc262023-01-25 08:09:08 +0100534 if (priv->phydev->phy_id != PHY_FIXED_ID) {
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600535 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
536 &regs->pcscntrl);
Stefan Roese7acfc262023-01-25 08:09:08 +0100537 /*
538 * When the PHY link is already up, the PCS link needs
539 * to get re-checked
540 */
541 if (priv->phydev->link) {
542 u32 pcsstatus;
543
544 pcsstatus = ZYNQ_GEM_PCSSTATUS_LINK |
545 ZYNQ_GEM_PCSSTATUS_ANEG_COMPL;
546 ret = wait_for_bit_le32(&regs->pcsstatus,
547 pcsstatus,
548 true, 5000, true);
549 if (ret) {
550 dev_warn(dev,
551 "no PCS (SGMII) link\n");
552 } else {
553 /*
554 * Some additional minimal delay seems
555 * to be needed so that the first
556 * packet will be sent correctly
557 */
558 mdelay(1);
559 }
560 }
561 } else {
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600562 writel(readl(&regs->pcscntrl) & ~ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
563 &regs->pcscntrl);
Stefan Roese7acfc262023-01-25 08:09:08 +0100564 }
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600565 }
566#endif
David Andrey73875dc2013-04-05 17:24:24 +0200567
Michal Simeka170e432022-08-26 10:30:47 +0200568 ret = clk_get_rate(&priv->tx_clk);
569 if (ret != clk_rate) {
570 ret = clk_set_rate(&priv->tx_clk, clk_rate);
571 if (IS_ERR_VALUE(ret)) {
572 dev_err(dev, "failed to set tx clock rate %ld\n", clk_rate);
573 return ret;
574 }
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100575 }
576
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700577 ret = clk_enable(&priv->tx_clk);
Michal Simek41710952021-02-09 15:28:15 +0100578 if (ret) {
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100579 dev_err(dev, "failed to enable tx clock\n");
580 return ret;
581 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200582
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700583 if (priv->clk_en_info & RXCLK_EN) {
584 ret = clk_enable(&priv->rx_clk);
585 if (ret) {
586 dev_err(dev, "failed to enable rx clock\n");
587 return ret;
588 }
589 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200590 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
591 ZYNQ_GEM_NWCTRL_TXEN_MASK);
592
Michal Simek19dfc472012-09-13 20:23:34 +0000593 return 0;
594}
595
Michal Simek250e05e2015-11-30 14:14:56 +0100596static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek19dfc472012-09-13 20:23:34 +0000597{
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530598 dma_addr_t addr;
599 u32 size;
Michal Simek250e05e2015-11-30 14:14:56 +0100600 struct zynq_gem_priv *priv = dev_get_priv(dev);
601 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek1dc446e2015-08-17 09:58:54 +0200602 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek19dfc472012-09-13 20:23:34 +0000603
Michal Simek19dfc472012-09-13 20:23:34 +0000604 /* Setup Tx BD */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530605 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000606
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530607 priv->tx_bd->addr = lower_32_bits((ulong)ptr);
608#if defined(CONFIG_PHYS_64BIT)
609 priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr);
610#endif
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530611 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek1dc446e2015-08-17 09:58:54 +0200612 ZYNQ_GEM_TXBUF_LAST_MASK;
613 /* Dummy descriptor to mark it as the last in descriptor chain */
614 current_bd->addr = 0x0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530615#if defined(CONFIG_PHYS_64BIT)
616 current_bd->addr_hi = 0x0;
617#endif
Michal Simek1dc446e2015-08-17 09:58:54 +0200618 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
619 ZYNQ_GEM_TXBUF_LAST_MASK|
620 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530621
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200622 /* setup BD */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530623 writel(lower_32_bits((ulong)priv->tx_bd), &regs->txqbase);
624#if defined(CONFIG_PHYS_64BIT)
625 writel(upper_32_bits((ulong)priv->tx_bd), &regs->upper_txqbase);
626#endif
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200627
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530628 addr = (ulong) ptr;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530629 addr &= ~(ARCH_DMA_MINALIGN - 1);
630 size = roundup(len, ARCH_DMA_MINALIGN);
631 flush_dcache_range(addr, addr + size);
632 barrier();
Michal Simek19dfc472012-09-13 20:23:34 +0000633
634 /* Start transmit */
635 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
636
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530637 /* Read TX BD status */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530638 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
639 printf("TX buffers exhausted in mid frame\n");
Michal Simek19dfc472012-09-13 20:23:34 +0000640
Álvaro Fernåndez Rojas918de032018-01-23 17:14:55 +0100641 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
642 true, 20000, true);
Michal Simek19dfc472012-09-13 20:23:34 +0000643}
644
645/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek250e05e2015-11-30 14:14:56 +0100646static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek19dfc472012-09-13 20:23:34 +0000647{
648 int frame_len;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530649 dma_addr_t addr;
Michal Simek250e05e2015-11-30 14:14:56 +0100650 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000651 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek19dfc472012-09-13 20:23:34 +0000652
653 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek57b02692015-12-09 14:26:48 +0100654 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000655
656 if (!(current_bd->status &
657 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
658 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek57b02692015-12-09 14:26:48 +0100659 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000660 }
661
662 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek57b02692015-12-09 14:26:48 +0100663 if (!frame_len) {
664 printf("%s: Zero size packet?\n", __func__);
665 return -1;
666 }
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530667
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530668#if defined(CONFIG_PHYS_64BIT)
669 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
670 | ((dma_addr_t)current_bd->addr_hi << 32));
671#else
Michal Simek57b02692015-12-09 14:26:48 +0100672 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530673#endif
Michal Simek57b02692015-12-09 14:26:48 +0100674 addr &= ~(ARCH_DMA_MINALIGN - 1);
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530675
Michal Simek57b02692015-12-09 14:26:48 +0100676 *packetp = (uchar *)(uintptr_t)addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000677
Stefan Theil0f407c92018-12-17 09:12:30 +0100678 invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
679 barrier();
680
Michal Simek57b02692015-12-09 14:26:48 +0100681 return frame_len;
682}
683
684static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
685{
686 struct zynq_gem_priv *priv = dev_get_priv(dev);
687 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
688 struct emac_bd *first_bd;
Ashok Reddy Soma47572532020-02-23 08:01:29 -0700689 dma_addr_t addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000690
Michal Simek57b02692015-12-09 14:26:48 +0100691 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
692 priv->rx_first_buf = priv->rxbd_current;
693 } else {
694 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
695 current_bd->status = 0xF0000000; /* FIXME */
696 }
Michal Simek19dfc472012-09-13 20:23:34 +0000697
Michal Simek57b02692015-12-09 14:26:48 +0100698 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
699 first_bd = &priv->rx_bd[priv->rx_first_buf];
700 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
701 first_bd->status = 0xF0000000;
Michal Simek19dfc472012-09-13 20:23:34 +0000702 }
703
Ashok Reddy Soma47572532020-02-23 08:01:29 -0700704 /* Flush the cache for the packet as well */
705#if defined(CONFIG_PHYS_64BIT)
706 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
707 | ((dma_addr_t)current_bd->addr_hi << 32));
708#else
709 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
710#endif
711 flush_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN,
712 ARCH_DMA_MINALIGN));
713 barrier();
714
Michal Simek57b02692015-12-09 14:26:48 +0100715 if ((++priv->rxbd_current) >= RX_BUF)
716 priv->rxbd_current = 0;
717
Michal Simek139f4102015-12-09 14:16:32 +0100718 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000719}
720
Michal Simek250e05e2015-11-30 14:14:56 +0100721static void zynq_gem_halt(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000722{
Michal Simek250e05e2015-11-30 14:14:56 +0100723 struct zynq_gem_priv *priv = dev_get_priv(dev);
724 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000725
Michal Simekd9f2c112012-10-15 14:01:23 +0200726 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
727 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek19dfc472012-09-13 20:23:34 +0000728}
729
Michal Simek250e05e2015-11-30 14:14:56 +0100730static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
731 int devad, int reg)
Michal Simek19dfc472012-09-13 20:23:34 +0000732{
Michal Simek250e05e2015-11-30 14:14:56 +0100733 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000734 int ret;
Michal Simekd061bfd2018-06-14 09:08:44 +0200735 u16 val = 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000736
Michal Simek250e05e2015-11-30 14:14:56 +0100737 ret = phyread(priv, addr, reg, &val);
738 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
739 return val;
Michal Simek19dfc472012-09-13 20:23:34 +0000740}
741
Michal Simek250e05e2015-11-30 14:14:56 +0100742static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
743 int reg, u16 value)
Michal Simek19dfc472012-09-13 20:23:34 +0000744{
Michal Simek250e05e2015-11-30 14:14:56 +0100745 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000746
Michal Simek250e05e2015-11-30 14:14:56 +0100747 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
748 return phywrite(priv, addr, reg, value);
Michal Simek19dfc472012-09-13 20:23:34 +0000749}
750
Michal Simekc86e7fc2021-12-06 16:25:20 +0100751static int zynq_gem_reset_init(struct udevice *dev)
752{
753 struct zynq_gem_priv *priv = dev_get_priv(dev);
754 int ret;
755
756 ret = reset_get_bulk(dev, &priv->resets);
757 if (ret == -ENOTSUPP || ret == -ENOENT)
758 return 0;
759 else if (ret)
760 return ret;
761
762 ret = reset_deassert_bulk(&priv->resets);
763 if (ret) {
764 reset_release_bulk(&priv->resets);
765 return ret;
766 }
767
768 return 0;
769}
770
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200771static int gem_zynqmp_set_dynamic_config(struct udevice *dev)
772{
773 u32 pm_info[2];
774 int ret;
775
Algapally Santosh Sagarbf34dd42023-02-01 02:55:53 -0700776 if (IS_ENABLED(CONFIG_ARCH_ZYNQMP) && IS_ENABLED(CONFIG_ZYNQMP_FIRMWARE)) {
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200777 if (!zynqmp_pm_is_function_supported(PM_IOCTL,
778 IOCTL_SET_GEM_CONFIG)) {
779 ret = ofnode_read_u32_array(dev_ofnode(dev),
780 "power-domains",
781 pm_info,
782 ARRAY_SIZE(pm_info));
783 if (ret) {
784 dev_err(dev,
785 "Failed to read power-domains info\n");
786 return ret;
787 }
788
789 ret = zynqmp_pm_set_gem_config(pm_info[1],
790 GEM_CONFIG_FIXED, 0);
791 if (ret)
792 return ret;
793
794 ret = zynqmp_pm_set_gem_config(pm_info[1],
795 GEM_CONFIG_SGMII_MODE,
796 1);
797 if (ret)
798 return ret;
799 }
800 }
801
802 return 0;
803}
804
Michal Simek250e05e2015-11-30 14:14:56 +0100805static int zynq_gem_probe(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000806{
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530807 void *bd_space;
Michal Simek250e05e2015-11-30 14:14:56 +0100808 struct zynq_gem_priv *priv = dev_get_priv(dev);
809 int ret;
Michal Simekc8142d42021-12-15 11:00:01 +0100810 struct phy phy;
811
812 if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
813 ret = generic_phy_get_by_index(dev, 0, &phy);
814 if (!ret) {
815 ret = generic_phy_init(&phy);
816 if (ret)
817 return ret;
818 } else if (ret != -ENOENT) {
819 debug("could not get phy (err %d)\n", ret);
820 return ret;
821 }
822 }
Michal Simek19dfc472012-09-13 20:23:34 +0000823
Michal Simekc86e7fc2021-12-06 16:25:20 +0100824 ret = zynq_gem_reset_init(dev);
825 if (ret)
826 return ret;
827
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530828 /* Align rxbuffers to ARCH_DMA_MINALIGN */
829 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
Michal Simekc8959f42018-06-13 15:20:35 +0200830 if (!priv->rxbuffers)
831 return -ENOMEM;
832
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530833 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
T Karthik Reddy60bf2162020-01-15 02:15:13 -0700834 ulong addr = (ulong)priv->rxbuffers;
Stefan Theil0f407c92018-12-17 09:12:30 +0100835 flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
836 barrier();
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530837
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530838 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530839 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek049c65b2020-02-06 14:36:46 +0100840 if (!bd_space) {
841 ret = -ENOMEM;
842 goto err1;
843 }
Michal Simekc8959f42018-06-13 15:20:35 +0200844
Michal Simek0afb6b22015-04-15 13:31:28 +0200845 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
846 BD_SPACE, DCACHE_OFF);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530847
848 /* Initialize the bd spaces for tx and rx bd's */
849 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530850 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530851
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700852 ret = clk_get_by_name(dev, "tx_clk", &priv->tx_clk);
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530853 if (ret < 0) {
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700854 dev_err(dev, "failed to get tx_clock\n");
Michal Simek179f7d72021-02-11 19:03:30 +0100855 goto err2;
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530856 }
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530857
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700858 if (priv->clk_en_info & RXCLK_EN) {
859 ret = clk_get_by_name(dev, "rx_clk", &priv->rx_clk);
860 if (ret < 0) {
861 dev_err(dev, "failed to get rx_clock\n");
Michal Simek179f7d72021-02-11 19:03:30 +0100862 goto err2;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700863 }
864 }
865
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530866 ret = clk_get_by_name(dev, "pclk", &priv->pclk);
867 if (ret < 0) {
868 dev_err(dev, "failed to get pclk clock\n");
869 goto err2;
870 }
871
Michal Simekb0017982022-03-30 11:07:53 +0200872 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
873 priv->bus = eth_phy_get_mdio_bus(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000874
Michal Simekb0017982022-03-30 11:07:53 +0200875 if (!priv->bus) {
876 priv->bus = mdio_alloc();
877 priv->bus->read = zynq_gem_miiphy_read;
878 priv->bus->write = zynq_gem_miiphy_write;
879 priv->bus->priv = priv;
880
881 ret = mdio_register_seq(priv->bus, dev_seq(dev));
882 if (ret)
883 goto err2;
884 }
885
886 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
887 eth_phy_set_mdio_bus(dev, priv->bus);
Michal Simek049c65b2020-02-06 14:36:46 +0100888
889 ret = zynq_phy_init(dev);
890 if (ret)
Michael Walle465437c2021-02-10 22:41:57 +0100891 goto err3;
Michal Simek049c65b2020-02-06 14:36:46 +0100892
Jonas Karlmana8715ff2023-08-31 22:16:38 +0000893 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
894 generic_phy_valid(&phy)) {
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200895 if (IS_ENABLED(CONFIG_DM_ETH_PHY)) {
Michal Simek347d8252022-12-09 16:19:29 +0100896 if (device_is_compatible(dev, "cdns,zynqmp-gem") ||
897 device_is_compatible(dev, "xlnx,zynqmp-gem")) {
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200898 ret = gem_zynqmp_set_dynamic_config(dev);
899 if (ret) {
900 dev_err
901 (dev,
902 "Failed to set gem dynamic config\n");
903 return ret;
904 }
905 }
906 }
Michal Simekc8142d42021-12-15 11:00:01 +0100907 ret = generic_phy_power_on(&phy);
908 if (ret)
909 return ret;
910 }
911
T Karthik Reddy297521e2022-03-30 11:07:55 +0200912 printf("\nZYNQ GEM: %lx, mdio bus %lx, phyaddr %d, interface %s\n",
913 (ulong)priv->iobase, (ulong)priv->mdiobase, priv->phydev->addr,
914 phy_string_for_interface(priv->interface));
915
Michal Simek049c65b2020-02-06 14:36:46 +0100916 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000917
Michael Walle465437c2021-02-10 22:41:57 +0100918err3:
919 mdio_unregister(priv->bus);
Michal Simek049c65b2020-02-06 14:36:46 +0100920err2:
Michal Simek049c65b2020-02-06 14:36:46 +0100921 free(priv->tx_bd);
Michal Simek179f7d72021-02-11 19:03:30 +0100922err1:
923 free(priv->rxbuffers);
Michal Simek049c65b2020-02-06 14:36:46 +0100924 return ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100925}
Michal Simek19dfc472012-09-13 20:23:34 +0000926
Michal Simek250e05e2015-11-30 14:14:56 +0100927static int zynq_gem_remove(struct udevice *dev)
928{
929 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000930
Michal Simek250e05e2015-11-30 14:14:56 +0100931 free(priv->phydev);
932 mdio_unregister(priv->bus);
933 mdio_free(priv->bus);
Michal Simek19dfc472012-09-13 20:23:34 +0000934
Michal Simek250e05e2015-11-30 14:14:56 +0100935 return 0;
936}
937
938static const struct eth_ops zynq_gem_ops = {
939 .start = zynq_gem_init,
940 .send = zynq_gem_send,
941 .recv = zynq_gem_recv,
Michal Simek57b02692015-12-09 14:26:48 +0100942 .free_pkt = zynq_gem_free_pkt,
Michal Simek250e05e2015-11-30 14:14:56 +0100943 .stop = zynq_gem_halt,
944 .write_hwaddr = zynq_gem_setup_mac,
945};
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100946
Simon Glassaad29ae2020-12-03 16:55:21 -0700947static int zynq_gem_of_to_plat(struct udevice *dev)
Michal Simek250e05e2015-11-30 14:14:56 +0100948{
Simon Glassfa20e932020-12-03 16:55:20 -0700949 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100950 struct zynq_gem_priv *priv = dev_get_priv(dev);
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530951 struct ofnode_phandle_args phandle_args;
Michal Simek250e05e2015-11-30 14:14:56 +0100952
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530953 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100954 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200955 priv->mdiobase = priv->iobase;
Michal Simek250e05e2015-11-30 14:14:56 +0100956 /* Hardcode for now */
Michal Simekc6aa4132015-12-09 09:29:12 +0100957 priv->phyaddr = -1;
Michal Simek250e05e2015-11-30 14:14:56 +0100958
Michal Simek81145382018-09-20 09:42:27 +0200959 if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
960 &phandle_args)) {
Michal Simek8ec90662016-05-30 10:43:11 +0200961 fdt_addr_t addr;
962 ofnode parent;
963
Michal Simek81145382018-09-20 09:42:27 +0200964 debug("phy-handle does exist %s\n", dev->name);
Michal Simekb0017982022-03-30 11:07:53 +0200965 if (!(IS_ENABLED(CONFIG_DM_ETH_PHY)))
966 priv->phyaddr = ofnode_read_u32_default
967 (phandle_args.node, "reg", -1);
968
Michal Simek81145382018-09-20 09:42:27 +0200969 priv->phy_of_node = phandle_args.node;
970 priv->max_speed = ofnode_read_u32_default(phandle_args.node,
971 "max-speed",
972 SPEED_1000);
Michal Simek8ec90662016-05-30 10:43:11 +0200973
974 parent = ofnode_get_parent(phandle_args.node);
Michal Simekeac3c672021-12-06 14:53:17 +0100975 if (ofnode_name_eq(parent, "mdio"))
976 parent = ofnode_get_parent(parent);
977
Michal Simek8ec90662016-05-30 10:43:11 +0200978 addr = ofnode_get_addr(parent);
979 if (addr != FDT_ADDR_T_NONE) {
980 debug("MDIO bus not found %s\n", dev->name);
981 priv->mdiobase = (struct zynq_gem_regs *)addr;
982 }
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530983 }
Michal Simek250e05e2015-11-30 14:14:56 +0100984
Marek BehĂșnbc194772022-04-07 00:33:01 +0200985 pdata->phy_interface = dev_read_phy_mode(dev);
Marek BehĂșn48631e42022-04-07 00:33:03 +0200986 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100987 return -EINVAL;
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100988 priv->interface = pdata->phy_interface;
989
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530990 priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530991
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700992 priv->clk_en_info = dev_get_driver_data(dev);
993
Michal Simek250e05e2015-11-30 14:14:56 +0100994 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000995}
Michal Simek250e05e2015-11-30 14:14:56 +0100996
997static const struct udevice_id zynq_gem_ids[] = {
Michal Simek347d8252022-12-09 16:19:29 +0100998 { .compatible = "xlnx,versal-gem", .data = RXCLK_EN },
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700999 { .compatible = "cdns,versal-gem", .data = RXCLK_EN },
Michal Simek347d8252022-12-09 16:19:29 +01001000 { .compatible = "xlnx,zynqmp-gem" },
Michal Simek250e05e2015-11-30 14:14:56 +01001001 { .compatible = "cdns,zynqmp-gem" },
Michal Simek347d8252022-12-09 16:19:29 +01001002 { .compatible = "xlnx,zynq-gem" },
Michal Simek250e05e2015-11-30 14:14:56 +01001003 { .compatible = "cdns,zynq-gem" },
1004 { .compatible = "cdns,gem" },
1005 { }
1006};
1007
1008U_BOOT_DRIVER(zynq_gem) = {
1009 .name = "zynq_gem",
1010 .id = UCLASS_ETH,
1011 .of_match = zynq_gem_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07001012 .of_to_plat = zynq_gem_of_to_plat,
Michal Simek250e05e2015-11-30 14:14:56 +01001013 .probe = zynq_gem_probe,
1014 .remove = zynq_gem_remove,
1015 .ops = &zynq_gem_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001016 .priv_auto = sizeof(struct zynq_gem_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -07001017 .plat_auto = sizeof(struct eth_pdata),
Michal Simek250e05e2015-11-30 14:14:56 +01001018};