blob: f0d4820627384c3b2838e0375a2014b472b265d4 [file] [log] [blame]
wdenk7a428cc2003-06-15 22:40:42 +00001/*
Jerry Huang0caea1a2010-11-25 17:06:07 +00002 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Flemingad347bb2008-10-30 16:41:01 -05003 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
wdenk7a428cc2003-06-15 22:40:42 +00006 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Thomas Chou225d4c02011-04-19 03:48:31 +000017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk7a428cc2003-06-15 22:40:42 +000018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef _MMC_H_
27#define _MMC_H_
wdenk7a428cc2003-06-15 22:40:42 +000028
Andy Flemingad347bb2008-10-30 16:41:01 -050029#include <linux/list.h>
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +000030#include <linux/compiler.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050031
32#define SD_VERSION_SD 0x20000
Jaehoon Chungd552bd12013-01-29 22:58:16 +000033#define SD_VERSION_3 (SD_VERSION_SD | 0x300)
Jaehoon Chung6108ef62013-01-29 19:31:16 +000034#define SD_VERSION_2 (SD_VERSION_SD | 0x200)
35#define SD_VERSION_1_0 (SD_VERSION_SD | 0x100)
36#define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a)
Andy Flemingad347bb2008-10-30 16:41:01 -050037#define MMC_VERSION_MMC 0x10000
38#define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC)
Jaehoon Chung6108ef62013-01-29 19:31:16 +000039#define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102)
40#define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104)
41#define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202)
42#define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300)
43#define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400)
44#define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401)
45#define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402)
46#define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403)
47#define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429)
48#define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405)
Andy Flemingad347bb2008-10-30 16:41:01 -050049
50#define MMC_MODE_HS 0x001
51#define MMC_MODE_HS_52MHz 0x010
52#define MMC_MODE_4BIT 0x100
53#define MMC_MODE_8BIT 0x200
Thomas Chou1254c3d2010-12-24 13:12:21 +000054#define MMC_MODE_SPI 0x400
Łukasz Majewski237823e2011-07-05 02:19:44 +000055#define MMC_MODE_HC 0x800
Andy Flemingad347bb2008-10-30 16:41:01 -050056
Łukasz Majewskib6fe0dc2012-03-12 22:07:18 +000057#define MMC_MODE_MASK_WIDTH_BITS (MMC_MODE_4BIT | MMC_MODE_8BIT)
58#define MMC_MODE_WIDTH_BITS_SHIFT 8
59
Andy Flemingad347bb2008-10-30 16:41:01 -050060#define SD_DATA_4BIT 0x00040000
61
Albin Tonnerre06f9db12009-08-22 14:21:53 +020062#define IS_SD(x) (x->version & SD_VERSION_SD)
Andy Flemingad347bb2008-10-30 16:41:01 -050063
64#define MMC_DATA_READ 1
65#define MMC_DATA_WRITE 2
66
67#define NO_CARD_ERR -16 /* No SD/MMC card inserted */
68#define UNUSABLE_ERR -17 /* Unusable Card */
69#define COMM_ERR -18 /* Communications Error */
70#define TIMEOUT -19
71
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020072#define MMC_CMD_GO_IDLE_STATE 0
73#define MMC_CMD_SEND_OP_COND 1
74#define MMC_CMD_ALL_SEND_CID 2
75#define MMC_CMD_SET_RELATIVE_ADDR 3
76#define MMC_CMD_SET_DSR 4
Andy Flemingad347bb2008-10-30 16:41:01 -050077#define MMC_CMD_SWITCH 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020078#define MMC_CMD_SELECT_CARD 7
Andy Flemingad347bb2008-10-30 16:41:01 -050079#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020080#define MMC_CMD_SEND_CSD 9
81#define MMC_CMD_SEND_CID 10
Andy Flemingad347bb2008-10-30 16:41:01 -050082#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020083#define MMC_CMD_SEND_STATUS 13
84#define MMC_CMD_SET_BLOCKLEN 16
85#define MMC_CMD_READ_SINGLE_BLOCK 17
86#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Andy Flemingad347bb2008-10-30 16:41:01 -050087#define MMC_CMD_WRITE_SINGLE_BLOCK 24
88#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wenea526762011-06-22 17:03:31 +000089#define MMC_CMD_ERASE_GROUP_START 35
90#define MMC_CMD_ERASE_GROUP_END 36
91#define MMC_CMD_ERASE 38
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020092#define MMC_CMD_APP_CMD 55
Thomas Chou1254c3d2010-12-24 13:12:21 +000093#define MMC_CMD_SPI_READ_OCR 58
94#define MMC_CMD_SPI_CRC_ON_OFF 59
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020095
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020096#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Flemingad347bb2008-10-30 16:41:01 -050097#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020098#define SD_CMD_SEND_IF_COND 8
99
100#define SD_CMD_APP_SET_BUS_WIDTH 6
Lei Wenea526762011-06-22 17:03:31 +0000101#define SD_CMD_ERASE_WR_BLK_START 32
102#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200103#define SD_CMD_APP_SEND_OP_COND 41
Andy Flemingad347bb2008-10-30 16:41:01 -0500104#define SD_CMD_APP_SEND_SCR 51
105
106/* SCR definitions in different words */
107#define SD_HIGHSPEED_BUSY 0x00020000
108#define SD_HIGHSPEED_SUPPORTED 0x00020000
109
110#define MMC_HS_TIMING 0x00000100
111#define MMC_HS_52MHZ 0x2
112
Thomas Chou225d4c02011-04-19 03:48:31 +0000113#define OCR_BUSY 0x80000000
114#define OCR_HCS 0x40000000
Raffaele Recalcati1df837e2011-03-11 02:01:13 +0000115#define OCR_VOLTAGE_MASK 0x007FFF80
116#define OCR_ACCESS_MODE 0x60000000
Andy Flemingad347bb2008-10-30 16:41:01 -0500117
Lei Wenea526762011-06-22 17:03:31 +0000118#define SECURE_ERASE 0x80000000
119
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000120#define MMC_STATUS_MASK (~0x0206BF7F)
Thomas Chou225d4c02011-04-19 03:48:31 +0000121#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
122#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Chou45385002011-04-19 03:48:32 +0000123#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000124
Jan Kloetzke31789322012-02-05 22:29:12 +0000125#define MMC_STATE_PRG (7 << 9)
126
Andy Flemingad347bb2008-10-30 16:41:01 -0500127#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
128#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
129#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
130#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
131#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
132#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
133#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
134#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
135#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
136#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
137#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
138#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
139#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
140#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
141#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
142#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
143#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
144
145#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
146#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
147 addressed by index which are
148 1 in value field */
149#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
150 addressed by index, which are
151 1 in value field */
152#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
153
154#define SD_SWITCH_CHECK 0
155#define SD_SWITCH_SWITCH 1
156
157/*
158 * EXT_CSD fields
159 */
Lei Wen217467f2011-10-03 20:35:10 +0000160#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
161#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
162#define EXT_CSD_PART_CONF 179 /* R/W */
163#define EXT_CSD_BUS_WIDTH 183 /* R/W */
164#define EXT_CSD_HS_TIMING 185 /* R/W */
165#define EXT_CSD_REV 192 /* RO */
166#define EXT_CSD_CARD_TYPE 196 /* RO */
167#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
168#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren009784c2012-07-30 10:55:43 +0000169#define EXT_CSD_BOOT_MULT 226 /* RO */
Andy Flemingad347bb2008-10-30 16:41:01 -0500170
171/*
172 * EXT_CSD field definitions
173 */
174
Thomas Chou225d4c02011-04-19 03:48:31 +0000175#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
176#define EXT_CSD_CMD_SET_SECURE (1 << 1)
177#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Flemingad347bb2008-10-30 16:41:01 -0500178
Thomas Chou225d4c02011-04-19 03:48:31 +0000179#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
180#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Andy Flemingad347bb2008-10-30 16:41:01 -0500181
182#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
183#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
184#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200185
Andy Fleming724ecf02008-10-30 16:31:39 -0500186#define R1_ILLEGAL_COMMAND (1 << 22)
187#define R1_APP_CMD (1 << 5)
188
Andy Flemingad347bb2008-10-30 16:41:01 -0500189#define MMC_RSP_PRESENT (1 << 0)
Thomas Chou225d4c02011-04-19 03:48:31 +0000190#define MMC_RSP_136 (1 << 1) /* 136 bit response */
191#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
192#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
193#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Flemingad347bb2008-10-30 16:41:01 -0500194
Thomas Chou225d4c02011-04-19 03:48:31 +0000195#define MMC_RSP_NONE (0)
196#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500197#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
198 MMC_RSP_BUSY)
Thomas Chou225d4c02011-04-19 03:48:31 +0000199#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
200#define MMC_RSP_R3 (MMC_RSP_PRESENT)
201#define MMC_RSP_R4 (MMC_RSP_PRESENT)
202#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
203#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
204#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500205
Lei Wen31b99802011-05-02 16:26:26 +0000206#define MMCPART_NOAVAILABLE (0xff)
207#define PART_ACCESS_MASK (0x7)
208#define PART_SUPPORT (0x1)
wdenk7a428cc2003-06-15 22:40:42 +0000209
Andy Fleming724ecf02008-10-30 16:31:39 -0500210struct mmc_cid {
211 unsigned long psn;
212 unsigned short oid;
213 unsigned char mid;
214 unsigned char prv;
215 unsigned char mdt;
216 char pnm[7];
217};
218
Andy Flemingad347bb2008-10-30 16:41:01 -0500219struct mmc_cmd {
220 ushort cmdidx;
221 uint resp_type;
222 uint cmdarg;
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530223 uint response[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500224};
225
226struct mmc_data {
227 union {
228 char *dest;
229 const char *src; /* src buffers don't get written to */
230 };
231 uint flags;
232 uint blocks;
233 uint blocksize;
234};
235
236struct mmc {
237 struct list_head link;
238 char name[32];
239 void *priv;
240 uint voltages;
241 uint version;
Lei Wen31b99802011-05-02 16:26:26 +0000242 uint has_init;
Andy Flemingad347bb2008-10-30 16:41:01 -0500243 uint f_min;
244 uint f_max;
245 int high_capacity;
246 uint bus_width;
247 uint clock;
248 uint card_caps;
249 uint host_caps;
250 uint ocr;
251 uint scr[2];
252 uint csd[4];
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530253 uint cid[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500254 ushort rca;
Lei Wen31b99802011-05-02 16:26:26 +0000255 char part_config;
256 char part_num;
Andy Flemingad347bb2008-10-30 16:41:01 -0500257 uint tran_speed;
258 uint read_bl_len;
259 uint write_bl_len;
Lei Wenea526762011-06-22 17:03:31 +0000260 uint erase_grp_size;
Andy Flemingad347bb2008-10-30 16:41:01 -0500261 u64 capacity;
262 block_dev_desc_t block_dev;
263 int (*send_cmd)(struct mmc *mmc,
264 struct mmc_cmd *cmd, struct mmc_data *data);
265 void (*set_ios)(struct mmc *mmc);
266 int (*init)(struct mmc *mmc);
Thierry Redingb9c8b772012-01-02 01:15:37 +0000267 int (*getcd)(struct mmc *mmc);
Nikita Kiryanov020f2612012-12-03 02:19:46 +0000268 int (*getwp)(struct mmc *mmc);
Sandeep Paulraj50347172010-12-20 20:01:21 -0500269 uint b_max;
Andy Flemingad347bb2008-10-30 16:41:01 -0500270};
271
272int mmc_register(struct mmc *mmc);
273int mmc_initialize(bd_t *bis);
274int mmc_init(struct mmc *mmc);
275int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Jerry Huang0caea1a2010-11-25 17:06:07 +0000276void mmc_set_clock(struct mmc *mmc, uint clock);
Andy Flemingad347bb2008-10-30 16:41:01 -0500277struct mmc *find_mmc_device(int dev_num);
Steve Sakomane4548302010-07-01 12:12:42 -0700278int mmc_set_dev(int dev_num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500279void print_mmc_devices(char separator);
Lei Wend430d7c2011-05-02 16:26:25 +0000280int get_mmc_num(void);
Thierry Redingd7aebf42012-01-02 01:15:36 +0000281int board_mmc_getcd(struct mmc *mmc);
Lei Wen31b99802011-05-02 16:26:26 +0000282int mmc_switch_part(int dev_num, unsigned int part_num);
Thierry Redingb9c8b772012-01-02 01:15:37 +0000283int mmc_getcd(struct mmc *mmc);
Nikita Kiryanov020f2612012-12-03 02:19:46 +0000284int mmc_getwp(struct mmc *mmc);
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000285void spl_mmc_load(void) __noreturn;
Andy Flemingad347bb2008-10-30 16:41:01 -0500286
Reinhard Meyerc718a562010-08-13 10:31:06 +0200287#ifdef CONFIG_GENERIC_MMC
Thomas Chou1254c3d2010-12-24 13:12:21 +0000288#define mmc_host_is_spi(mmc) ((mmc)->host_caps & MMC_MODE_SPI)
289struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
Reinhard Meyerc718a562010-08-13 10:31:06 +0200290#else
Andy Flemingad347bb2008-10-30 16:41:01 -0500291int mmc_legacy_init(int verbose);
292#endif
Reinhard Meyerc718a562010-08-13 10:31:06 +0200293
wdenk7a428cc2003-06-15 22:40:42 +0000294#endif /* _MMC_H_ */