blob: 8e27ebae9e8716582cdcdb06cce361fc5611f2a6 [file] [log] [blame]
Daniel Gorsulowski6e02da52010-01-25 10:50:41 +01001/*
2 * (C) Copyright 2010
3 * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
4 * esd electronic system design gmbh <www.esd.eu>
5 *
6 * (C) Copyright 2007-2008
7 * Stelian Pop <stelian.pop@leadtechdesign.com>
8 * Lead Tech Design <www.leadtechdesign.com>
9 *
10 * Configuation settings for the esd OTC570 board.
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/* Common stuff */
35#define CONFIG_OTC570 1 /* Board is esd OTC570 */
36#define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */
37#define CONFIG_AT91SAM9263 1 /* It's an AT91SAM9263 SoC */
38#define CONFIG_SYS_HZ 1000 /* decrementer freq */
39#define CONFIG_DISPLAY_BOARDINFO 1
40#define CONFIG_DISPLAY_CPUINFO 1 /* display cpu info and speed */
41#define CONFIG_PREBOOT /* enable preboot variable */
42#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
43#define CONFIG_SETUP_MEMORY_TAGS 1
44#define CONFIG_INITRD_TAG 1
45#define CONFIG_SERIAL_TAG 1
46#define CONFIG_REVISION_TAG 1
47#undef CONFIG_USE_IRQ /* don't need IRQ/FIQ stuff */
48
49#define CONFIG_SKIP_LOWLEVEL_INIT
50#define CONFIG_SKIP_RELOCATE_UBOOT
51#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
52
53#define CONFIG_ARCH_CPU_INIT
54
55/*
56 * Hardware drivers
57 */
Daniel Gorsulowskib5faaf72010-02-11 14:57:04 +010058#define CONFIG_AT91_GPIO 1
Daniel Gorsulowski6e02da52010-01-25 10:50:41 +010059
60/* Console output */
61#define CONFIG_ATMEL_USART 1
62#undef CONFIG_USART0
63#undef CONFIG_USART1
64#undef CONFIG_USART2
65#define CONFIG_USART3 1 /* USART 3 is DBGU */
66
67#define CONFIG_BOOTDELAY 3
68#define CONFIG_ZERO_BOOTDELAY_CHECK 1
69
70/* LCD */
71#define CONFIG_LCD 1
72#define LCD_BPP LCD_COLOR8
73
74#undef CONFIG_SPLASH_SCREEN
75
76#ifndef CONFIG_SPLASH_SCREEN
77#define CONFIG_LCD_LOGO 1
78#define CONFIG_LCD_INFO 1
79#undef CONFIG_LCD_INFO_BELOW_LOGO
80#endif /* CONFIG_SPLASH_SCREEN */
81
82#undef LCD_TEST_PATTERN
83#define CONFIG_SYS_WHITE_ON_BLACK 1
84#define CONFIG_ATMEL_LCD 1
85#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
86#define CONFIG_OTC570_LCD_BASE 0x23E00000 /* LCD is in SDRAM */
87#define CONFIG_CMD_BMP 1
88
89/* RTC and I2C stuff */
90#define CONFIG_RTC_DS1338 1
91#define CONFIG_SYS_I2C_RTC_ADDR 0x68
92#undef CONFIG_HARD_I2C
93#define CONFIG_SOFT_I2C 1
94#define CONFIG_SYS_I2C_SPEED 100000
95#define CONFIG_SYS_I2C_SLAVE 0x7F
96
97#ifdef CONFIG_SOFT_I2C
98#define CONFIG_I2C_CMD_TREE 1
99#define CONFIG_I2C_MULTI_BUS 1
Daniel Gorsulowskib5faaf72010-02-11 14:57:04 +0100100/* Configure data and clock pins for pio */
Daniel Gorsulowski6e02da52010-01-25 10:50:41 +0100101#define I2C_INIT { \
Daniel Gorsulowskib5faaf72010-02-11 14:57:04 +0100102 at91_set_pio_output(AT91_PIO_PORTB, 4, 0); \
103 at91_set_pio_output(AT91_PIO_PORTB, 5, 0); \
Daniel Gorsulowski6e02da52010-01-25 10:50:41 +0100104}
105/* Configure data pin as output */
Daniel Gorsulowskib5faaf72010-02-11 14:57:04 +0100106#define I2C_ACTIVE at91_set_pio_output(AT91_PIO_PORTB, 4, 0)
Daniel Gorsulowski6e02da52010-01-25 10:50:41 +0100107/* Configure data pin as input */
Daniel Gorsulowskib5faaf72010-02-11 14:57:04 +0100108#define I2C_TRISTATE at91_set_pio_input(AT91_PIO_PORTB, 4, 0)
Daniel Gorsulowski6e02da52010-01-25 10:50:41 +0100109/* Read data pin */
Daniel Gorsulowskib5faaf72010-02-11 14:57:04 +0100110#define I2C_READ at91_get_pio_value(AT91_PIO_PORTB, 4)
Daniel Gorsulowski6e02da52010-01-25 10:50:41 +0100111/* Set data pin */
Daniel Gorsulowskib5faaf72010-02-11 14:57:04 +0100112#define I2C_SDA(bit) at91_set_pio_value(AT91_PIO_PORTB, 4, bit)
Daniel Gorsulowski6e02da52010-01-25 10:50:41 +0100113/* Set clock pin */
Daniel Gorsulowskib5faaf72010-02-11 14:57:04 +0100114#define I2C_SCL(bit) at91_set_pio_value(AT91_PIO_PORTB, 5, bit)
115#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
Daniel Gorsulowski6e02da52010-01-25 10:50:41 +0100116#endif /* CONFIG_SOFT_I2C */
117
118#define CONFIG_BOOTDELAY 3
119#define CONFIG_ZERO_BOOTDELAY_CHECK 1
120
121/*
122 * BOOTP options
123 */
124#define CONFIG_BOOTP_BOOTFILESIZE 1
125#define CONFIG_BOOTP_BOOTPATH 1
126#define CONFIG_BOOTP_GATEWAY 1
127#define CONFIG_BOOTP_HOSTNAME 1
128
129/*
130 * Command line configuration.
131 */
132#include <config_cmd_default.h>
133#undef CONFIG_CMD_AUTOSCRIPT
134#undef CONFIG_CMD_FPGA
135#undef CONFIG_CMD_LOADS
136#undef CONFIG_CMD_IMLS
137
138#define CONFIG_CMD_PING 1
139#define CONFIG_CMD_DHCP 1
140#define CONFIG_CMD_NAND 1
141#define CONFIG_CMD_USB 1
142#define CONFIG_CMD_I2C 1
143#define CONFIG_CMD_DATE 1
144
145/* LED */
146#define CONFIG_AT91_LED 1
147
148/* SDRAM */
149#define CONFIG_NR_DRAM_BANKS 1
150#define PHYS_SDRAM 0x20000000
151
152/* DataFlash */
153#define CONFIG_ATMEL_DATAFLASH_SPI
154#define CONFIG_HAS_DATAFLASH 1
155#define CONFIG_SYS_SPI_WRITE_TOUT (5 * CONFIG_SYS_HZ)
156#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
157#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
158#define AT91_SPI_CLK 15000000
159#define DATAFLASH_TCSS (0x1a << 16)
160#define DATAFLASH_TCHS (0x1 << 24)
161
162/* NOR flash is not populated, disable it */
163#define CONFIG_SYS_NO_FLASH 1
164
165/* NAND flash */
166#ifdef CONFIG_CMD_NAND
167#define CONFIG_NAND_ATMEL
168#define CONFIG_SYS_MAX_NAND_DEVICE 1
169#define CONFIG_SYS_NAND_BASE 0x40000000
170#define CONFIG_SYS_NAND_DBW_8 1
171/* our ALE is AD21 */
172#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
173/* our CLE is AD22 */
174#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Daniel Gorsulowskib5faaf72010-02-11 14:57:04 +0100175#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIO_PORTD, 15
176#define CONFIG_SYS_NAND_READY_PIN AT91_PIO_PORTA, 22
Daniel Gorsulowski6e02da52010-01-25 10:50:41 +0100177#define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
178#endif
179
180/* Ethernet */
181#define CONFIG_MACB 1
182#define CONFIG_RMII 1
183#define CONFIG_NET_MULTI 1
184#define CONFIG_NET_RETRY_COUNT 20
185#undef CONFIG_RESET_PHY_R
186
187/* USB */
188#define CONFIG_USB_ATMEL
189#define CONFIG_USB_OHCI_NEW 1
190#define CONFIG_DOS_PARTITION 1
191#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
192#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000
193#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
194#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
195#define CONFIG_USB_STORAGE 1
196#define CONFIG_CMD_FAT 1
197
198#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
199
200#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
201#define CONFIG_SYS_MEMTEST_END 0x23e00000
202
203#define CONFIG_SYS_USE_DATAFLASH 1
204#undef CONFIG_SYS_USE_NANDFLASH
205
206/* CAN */
207#define CONFIG_AT91_CAN 1
208
209/* hw-controller addresses */
210#define CONFIG_ET1100_BASE 0x70000000
211
212/* bootstrap + u-boot + env in dataflash on CS0 */
213#define CONFIG_ENV_IS_IN_DATAFLASH 1
214#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + \
215 0x8400)
216#define CONFIG_ENV_OFFSET 0x4200
217#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + \
218 CONFIG_ENV_OFFSET)
219#define CONFIG_ENV_SIZE 0x4200
220
221#define CONFIG_BAUDRATE 115200
222#define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
223
224#define CONFIG_SYS_PROMPT "=> "
225#define CONFIG_SYS_CBSIZE 256
226#define CONFIG_SYS_MAXARGS 16
227#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
228 sizeof(CONFIG_SYS_PROMPT) + 16)
229#define CONFIG_SYS_LONGHELP 1
230#define CONFIG_CMDLINE_EDITING 1
231
232/*
233 * Size of malloc() pool
234 */
235#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + \
236 128*1024, 0x1000)
237#define CONFIG_SYS_GBL_DATA_SIZE 128 /* 128 bytes for initial data */
238
239#define CONFIG_STACKSIZE (32 * 1024) /* regular stack */
240
241#ifdef CONFIG_USE_IRQ
242#error CONFIG_USE_IRQ not supported
243#endif
244
245#endif