blob: 5aeba4dc4e6b89ec240493d661d76bc842d1c7fa [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenk0f8c9762002-08-19 11:57:05 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk0f8c9762002-08-19 11:57:05 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020015#undef CONFIG_SYS_RAMBOOT
wdenk0f8c9762002-08-19 11:57:05 +000016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21
22#define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
23#define CONFIG_PM826 1 /* ...on a PM8260 module */
Jon Loeligerf5ad3782005-07-23 10:37:35 -050024#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk0f8c9762002-08-19 11:57:05 +000025
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026#ifndef CONFIG_SYS_TEXT_BASE
27#define CONFIG_SYS_TEXT_BASE 0xFF000000 /* Standard: boot 64-bit flash */
28#endif
29
wdenkeda42082003-01-17 16:27:01 +000030#undef CONFIG_DB_CR826_J30x_ON /* J30x jumpers on D.B. carrier */
31
wdenk0f8c9762002-08-19 11:57:05 +000032#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
33
Wolfgang Denk1baed662008-03-03 12:16:44 +010034#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenk0f8c9762002-08-19 11:57:05 +000035
36#undef CONFIG_BOOTARGS
37#define CONFIG_BOOTCOMMAND \
Wolfgang Denka1be4762008-05-20 16:00:29 +020038 "bootp; " \
39 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
40 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk0f8c9762002-08-19 11:57:05 +000041 "bootm"
42
43/* enable I2C and select the hardware/software driver */
Heiko Schocher479a4cf2013-01-29 08:53:15 +010044#define CONFIG_SYS_I2C
45#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
46#define CONFIG_SYS_I2C_SOFT_SPEED 50000
47#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
wdenk0f8c9762002-08-19 11:57:05 +000048/*
49 * Software (bit-bang) I2C driver configuration
50 */
51#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
52#define I2C_ACTIVE (iop->pdir |= 0x00010000)
53#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
54#define I2C_READ ((iop->pdat & 0x00010000) != 0)
55#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
56 else iop->pdat &= ~0x00010000
57#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
58 else iop->pdat &= ~0x00020000
59#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
60
61
62#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenk0f8c9762002-08-19 11:57:05 +000064
65/*
66 * select serial console configuration
67 *
68 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
69 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
70 * for SCC).
71 *
72 * if CONFIG_CONS_NONE is defined, then the serial console routines must
73 * defined elsewhere (for example, on the cogent platform, there are serial
74 * ports on the motherboard which are used for the serial console - see
75 * cogent/cma101/serial.[ch]).
76 */
77#define CONFIG_CONS_ON_SMC /* define if console on SMC */
78#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
79#undef CONFIG_CONS_NONE /* define if console on something else*/
80#define CONFIG_CONS_INDEX 2 /* which serial channel for console */
81
82/*
83 * select ethernet configuration
84 *
wdenkeda42082003-01-17 16:27:01 +000085 * if CONFIG_ETHER_ON_SCC is selected, then
86 * - CONFIG_ETHER_INDEX must be set to the channel number (1-4)
wdenkeda42082003-01-17 16:27:01 +000087 *
88 * if CONFIG_ETHER_ON_FCC is selected, then
89 * - one or more CONFIG_ETHER_ON_FCCx (x=1,2,3) must also be selected
wdenk0f8c9762002-08-19 11:57:05 +000090 *
91 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger2517d972007-07-09 17:15:49 -050092 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenk0f8c9762002-08-19 11:57:05 +000093 */
wdenk0f8c9762002-08-19 11:57:05 +000094#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenkeda42082003-01-17 16:27:01 +000095
96#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
97#define CONFIG_ETHER_INDEX 1 /* which SCC channel for ethernet */
wdenk0f8c9762002-08-19 11:57:05 +000098
wdenkeda42082003-01-17 16:27:01 +000099#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
wdenk0f8c9762002-08-19 11:57:05 +0000100/*
101 * - Rx-CLK is CLK11
102 * - Tx-CLK is CLK10
wdenkeda42082003-01-17 16:27:01 +0000103 */
104#define CONFIG_ETHER_ON_FCC1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105# define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
wdenkeda42082003-01-17 16:27:01 +0000106#ifndef CONFIG_DB_CR826_J30x_ON
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK10)
wdenkeda42082003-01-17 16:27:01 +0000108#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
wdenkeda42082003-01-17 16:27:01 +0000110#endif
111/*
112 * - Rx-CLK is CLK15
113 * - Tx-CLK is CLK14
114 */
115#define CONFIG_ETHER_ON_FCC2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116# define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
117# define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
wdenkeda42082003-01-17 16:27:01 +0000118/*
wdenk0f8c9762002-08-19 11:57:05 +0000119 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
120 * - Enable Full Duplex in FSMR
121 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122# define CONFIG_SYS_CPMFCR_RAMTYPE 0
123# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
wdenk0f8c9762002-08-19 11:57:05 +0000124
wdenk0f8c9762002-08-19 11:57:05 +0000125/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
126#define CONFIG_8260_CLKIN 64000000 /* in Hz */
127
128#if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
129#define CONFIG_BAUDRATE 230400
130#else
131#define CONFIG_BAUDRATE 9600
132#endif
133
134#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk0f8c9762002-08-19 11:57:05 +0000136
137#undef CONFIG_WATCHDOG /* watchdog disabled */
138
Jon Loeliger7846bb22007-07-09 21:31:24 -0500139/*
140 * BOOTP options
141 */
142#define CONFIG_BOOTP_SUBNETMASK
143#define CONFIG_BOOTP_GATEWAY
144#define CONFIG_BOOTP_HOSTNAME
145#define CONFIG_BOOTP_BOOTPATH
146#define CONFIG_BOOTP_BOOTFILESIZE
wdenk0f8c9762002-08-19 11:57:05 +0000147
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500148
149/*
150 * Command line configuration.
151 */
152#include <config_cmd_default.h>
153
154#define CONFIG_CMD_BEDBUG
155#define CONFIG_CMD_DATE
156#define CONFIG_CMD_DHCP
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500157#define CONFIG_CMD_EEPROM
158#define CONFIG_CMD_I2C
159#define CONFIG_CMD_NFS
160#define CONFIG_CMD_SNTP
161
wdenkbf2f8c92003-05-22 22:52:13 +0000162#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000163#define CONFIG_PCI_INDIRECT_BRIDGE
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500164#define CONFIG_CMD_PCI
165#endif
wdenk0f8c9762002-08-19 11:57:05 +0000166
wdenk0f8c9762002-08-19 11:57:05 +0000167/*
168 * Miscellaneous configurable options
169 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500171#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000173#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000175#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
177#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
178#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
181#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk0f8c9762002-08-19 11:57:05 +0000182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk0f8c9762002-08-19 11:57:05 +0000184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
wdenk0f8c9762002-08-19 11:57:05 +0000186
187/*
188 * For booting Linux, the board info and command line data
189 * have to be in the first 8 MB of memory, since this is
190 * the maximum mapped by the Linux kernel during initialization.
191 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk0f8c9762002-08-19 11:57:05 +0000193
194/*-----------------------------------------------------------------------
195 * Flash and Boot ROM mapping
196 */
wdenkc12081a2004-03-23 20:18:25 +0000197#ifdef CONFIG_FLASH_32MB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_FLASH0_BASE 0x40000000
199#define CONFIG_SYS_FLASH0_SIZE 0x02000000
wdenkc12081a2004-03-23 20:18:25 +0000200#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH0_BASE 0xFF000000
202#define CONFIG_SYS_FLASH0_SIZE 0x00800000
wdenkc12081a2004-03-23 20:18:25 +0000203#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_BOOTROM_BASE 0xFF800000
205#define CONFIG_SYS_BOOTROM_SIZE 0x00080000
206#define CONFIG_SYS_DOC_BASE 0xFF800000
207#define CONFIG_SYS_DOC_SIZE 0x00100000
wdenk0f8c9762002-08-19 11:57:05 +0000208
wdenk0f8c9762002-08-19 11:57:05 +0000209/* Flash bank size (for preliminary settings)
210 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE
wdenk0f8c9762002-08-19 11:57:05 +0000212
213/*-----------------------------------------------------------------------
214 * FLASH organization
215 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
wdenkc12081a2004-03-23 20:18:25 +0000217#ifdef CONFIG_FLASH_32MB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_MAX_FLASH_SECT 135 /* max num of sects on one chip */
wdenkc12081a2004-03-23 20:18:25 +0000219#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenkc12081a2004-03-23 20:18:25 +0000221#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
223#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk0f8c9762002-08-19 11:57:05 +0000224
225#if 0
226/* Start port with environment in flash; switch to EEPROM later */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200227#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200229#define CONFIG_ENV_SIZE 0x40000
230#define CONFIG_ENV_SECT_SIZE 0x40000
wdenk0f8c9762002-08-19 11:57:05 +0000231#else
232/* Final version: environment in EEPROM */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200233#define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
235#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
236#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
237#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200238#define CONFIG_ENV_OFFSET 512
239#define CONFIG_ENV_SIZE (2048 - 512)
wdenk0f8c9762002-08-19 11:57:05 +0000240#endif
241
242/*-----------------------------------------------------------------------
243 * Hard Reset Configuration Words
244 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245 * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
wdenk0f8c9762002-08-19 11:57:05 +0000246 * defines for the various registers affected by the HRCW e.g. changing
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
wdenk0f8c9762002-08-19 11:57:05 +0000248 */
249#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_HRCW_MASTER (HRCW_BPS01 | HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
wdenk0f8c9762002-08-19 11:57:05 +0000251#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
wdenk0f8c9762002-08-19 11:57:05 +0000253#endif
254
255/* no slaves so just fill with zeros */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_HRCW_SLAVE1 0
257#define CONFIG_SYS_HRCW_SLAVE2 0
258#define CONFIG_SYS_HRCW_SLAVE3 0
259#define CONFIG_SYS_HRCW_SLAVE4 0
260#define CONFIG_SYS_HRCW_SLAVE5 0
261#define CONFIG_SYS_HRCW_SLAVE6 0
262#define CONFIG_SYS_HRCW_SLAVE7 0
wdenk0f8c9762002-08-19 11:57:05 +0000263
264/*-----------------------------------------------------------------------
265 * Internal Memory Mapped Register
266 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_IMMR 0xF0000000
wdenk0f8c9762002-08-19 11:57:05 +0000268
269/*-----------------------------------------------------------------------
270 * Definitions for initial stack pointer and data area (in DPRAM)
271 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200273#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200274#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0f8c9762002-08-19 11:57:05 +0000276
277/*-----------------------------------------------------------------------
278 * Start addresses for the final memory configuration
279 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk0f8c9762002-08-19 11:57:05 +0000281 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE, local SDRAM
wdenk0f8c9762002-08-19 11:57:05 +0000283 * is mapped at SDRAM_BASE2_PRELIM.
284 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_SDRAM_BASE 0x00000000
286#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200287#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
289#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
wdenk0f8c9762002-08-19 11:57:05 +0000290
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
292# define CONFIG_SYS_RAMBOOT
wdenk0f8c9762002-08-19 11:57:05 +0000293#endif
294
wdenk4b57dcc2003-03-25 18:06:06 +0000295#ifdef CONFIG_PCI
wdenk28536032003-03-25 16:50:56 +0000296#define CONFIG_PCI_PNP
297#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenk4b57dcc2003-03-25 18:06:06 +0000299#endif
wdenk28536032003-03-25 16:50:56 +0000300
wdenk0f8c9762002-08-19 11:57:05 +0000301/*-----------------------------------------------------------------------
302 * Cache Configuration
303 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500305#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk0f8c9762002-08-19 11:57:05 +0000307#endif
308
309/*-----------------------------------------------------------------------
310 * HIDx - Hardware Implementation-dependent Registers 2-11
311 *-----------------------------------------------------------------------
312 * HID0 also contains cache control - initially enable both caches and
313 * invalidate contents, then the final state leaves only the instruction
314 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
315 * but Soft reset does not.
316 *
317 * HID1 has only read-only information - nothing to set.
318 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
wdenk57b2d802003-06-27 21:31:46 +0000320 HID0_IFEM|HID0_ABE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
322#define CONFIG_SYS_HID2 0
wdenk0f8c9762002-08-19 11:57:05 +0000323
324/*-----------------------------------------------------------------------
325 * RMR - Reset Mode Register 5-5
326 *-----------------------------------------------------------------------
327 * turn on Checkstop Reset Enable
328 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_RMR RMR_CSRE
wdenk0f8c9762002-08-19 11:57:05 +0000330
331/*-----------------------------------------------------------------------
332 * BCR - Bus Configuration 4-25
333 *-----------------------------------------------------------------------
334 */
335
336#define BCR_APD01 0x10000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
wdenk0f8c9762002-08-19 11:57:05 +0000338
339/*-----------------------------------------------------------------------
340 * SIUMCR - SIU Module Configuration 4-31
341 *-----------------------------------------------------------------------
342 */
343#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01)
wdenk0f8c9762002-08-19 11:57:05 +0000345#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10)
wdenk0f8c9762002-08-19 11:57:05 +0000347#endif
348
349
350/*-----------------------------------------------------------------------
351 * SYPCR - System Protection Control 4-35
352 * SYPCR can only be written once after reset!
353 *-----------------------------------------------------------------------
354 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
355 */
356#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk57b2d802003-06-27 21:31:46 +0000358 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
wdenk0f8c9762002-08-19 11:57:05 +0000359#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk57b2d802003-06-27 21:31:46 +0000361 SYPCR_SWRI|SYPCR_SWP)
wdenk0f8c9762002-08-19 11:57:05 +0000362#endif /* CONFIG_WATCHDOG */
363
364/*-----------------------------------------------------------------------
365 * TMCNTSC - Time Counter Status and Control 4-40
366 *-----------------------------------------------------------------------
367 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
368 * and enable Time Counter
369 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
wdenk0f8c9762002-08-19 11:57:05 +0000371
372/*-----------------------------------------------------------------------
373 * PISCR - Periodic Interrupt Status and Control 4-42
374 *-----------------------------------------------------------------------
375 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
376 * Periodic timer
377 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
wdenk0f8c9762002-08-19 11:57:05 +0000379
380/*-----------------------------------------------------------------------
381 * SCCR - System Clock Control 9-8
382 *-----------------------------------------------------------------------
383 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_SCCR (SCCR_DFBRG00)
wdenk0f8c9762002-08-19 11:57:05 +0000385
386/*-----------------------------------------------------------------------
387 * RCCR - RISC Controller Configuration 13-7
388 *-----------------------------------------------------------------------
389 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_RCCR 0
wdenk0f8c9762002-08-19 11:57:05 +0000391
392/*
393 * Init Memory Controller:
394 *
395 * Bank Bus Machine PortSz Device
396 * ---- --- ------- ------ ------
397 * 0 60x GPCM 64 bit FLASH
398 * 1 60x SDRAM 64 bit SDRAM
wdenk0f8c9762002-08-19 11:57:05 +0000399 *
400 */
401
402 /* Initialize SDRAM on local bus
403 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_INIT_LOCAL_SDRAM
wdenk0f8c9762002-08-19 11:57:05 +0000405
406
407/* Minimum mask to separate preliminary
408 * address ranges for CS[0:2]
409 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_MIN_AM_MASK 0xC0000000
wdenk0f8c9762002-08-19 11:57:05 +0000411
wdenkc12081a2004-03-23 20:18:25 +0000412/*
413 * we use the same values for 32 MB and 128 MB SDRAM
414 * refresh rate = 7.73 uS (64 MHz Bus Clock)
415 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200416#define CONFIG_SYS_MPTPR 0x2000
417#define CONFIG_SYS_PSRT 0x0E
wdenk0f8c9762002-08-19 11:57:05 +0000418
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200419#define CONFIG_SYS_MRS_OFFS 0x00000000
wdenk0f8c9762002-08-19 11:57:05 +0000420
421
422#if defined(CONFIG_BOOT_ROM)
423/*
424 * Bank 0 - Boot ROM (8 bit wide)
425 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200426#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\
wdenk0f8c9762002-08-19 11:57:05 +0000427 BRx_PS_8 |\
428 BRx_MS_GPCM_P |\
429 BRx_V)
430
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\
wdenk0f8c9762002-08-19 11:57:05 +0000432 ORxG_CSNT |\
433 ORxG_ACS_DIV1 |\
434 ORxG_SCY_3_CLK |\
435 ORxG_EHTR |\
436 ORxG_TRLX)
437
438/*
439 * Bank 1 - Flash (64 bit wide)
440 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenk0f8c9762002-08-19 11:57:05 +0000442 BRx_PS_64 |\
443 BRx_MS_GPCM_P |\
444 BRx_V)
445
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200446#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenk0f8c9762002-08-19 11:57:05 +0000447 ORxG_CSNT |\
448 ORxG_ACS_DIV1 |\
449 ORxG_SCY_3_CLK |\
450 ORxG_EHTR |\
451 ORxG_TRLX)
452
453#else /* ! CONFIG_BOOT_ROM */
454
455/*
456 * Bank 0 - Flash (64 bit wide)
457 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200458#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000459 BRx_PS_64 |\
460 BRx_MS_GPCM_P |\
461 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000462
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200463#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000464 ORxG_CSNT |\
465 ORxG_ACS_DIV1 |\
466 ORxG_SCY_3_CLK |\
467 ORxG_EHTR |\
468 ORxG_TRLX)
wdenk0f8c9762002-08-19 11:57:05 +0000469
470/*
471 * Bank 1 - Disk-On-Chip
472 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200473#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\
wdenk0f8c9762002-08-19 11:57:05 +0000474 BRx_PS_8 |\
475 BRx_MS_GPCM_P |\
476 BRx_V)
477
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200478#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\
wdenk0f8c9762002-08-19 11:57:05 +0000479 ORxG_CSNT |\
480 ORxG_ACS_DIV1 |\
481 ORxG_SCY_3_CLK |\
482 ORxG_EHTR |\
483 ORxG_TRLX)
484
485#endif /* CONFIG_BOOT_ROM */
486
487/* Bank 2 - SDRAM
488 */
wdenkc12081a2004-03-23 20:18:25 +0000489
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#ifndef CONFIG_SYS_RAMBOOT
491#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000492 BRx_PS_64 |\
493 BRx_MS_SDRAM_P |\
494 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000495
496 /* SDRAM initialization values for 8-column chips
497 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200498#define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\
wdenk57b2d802003-06-27 21:31:46 +0000499 ORxS_BPD_4 |\
500 ORxS_ROWST_PBI0_A9 |\
501 ORxS_NUMR_12)
wdenk0f8c9762002-08-19 11:57:05 +0000502
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200503#define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
wdenk57b2d802003-06-27 21:31:46 +0000504 PSDMR_BSMA_A14_A16 |\
505 PSDMR_SDA10_PBI0_A10 |\
506 PSDMR_RFRC_7_CLK |\
507 PSDMR_PRETOACT_2W |\
508 PSDMR_ACTTORW_1W |\
509 PSDMR_LDOTOPRE_1C |\
510 PSDMR_WRC_1C |\
511 PSDMR_CL_2)
wdenk0f8c9762002-08-19 11:57:05 +0000512
513 /* SDRAM initialization values for 9-column chips
514 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200515#define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\
wdenk57b2d802003-06-27 21:31:46 +0000516 ORxS_BPD_4 |\
517 ORxS_ROWST_PBI0_A7 |\
518 ORxS_NUMR_13)
wdenk0f8c9762002-08-19 11:57:05 +0000519
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200520#define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
wdenk57b2d802003-06-27 21:31:46 +0000521 PSDMR_BSMA_A13_A15 |\
522 PSDMR_SDA10_PBI0_A9 |\
523 PSDMR_RFRC_7_CLK |\
524 PSDMR_PRETOACT_2W |\
525 PSDMR_ACTTORW_1W |\
526 PSDMR_LDOTOPRE_1C |\
527 PSDMR_WRC_1C |\
528 PSDMR_CL_2)
wdenk0f8c9762002-08-19 11:57:05 +0000529
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200530#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_9COL
531#define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_9COL
wdenk0f8c9762002-08-19 11:57:05 +0000532
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200533#endif /* CONFIG_SYS_RAMBOOT */
wdenk0f8c9762002-08-19 11:57:05 +0000534
535#endif /* __CONFIG_H */