blob: 6fa41736e2aa140c354bd61bc9d3fc6a03e33bd7 [file] [log] [blame]
Stefan Roese93e6bf42014-10-22 12:13:17 +02001/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
Stefan Roeseebda3ec2015-04-25 06:29:47 +02009#ifndef _MVEBU_CPU_H
10#define _MVEBU_CPU_H
Stefan Roese93e6bf42014-10-22 12:13:17 +020011
12#include <asm/system.h>
13
14#ifndef __ASSEMBLY__
15
16#define MVEBU_REG_PCIE_DEVID (MVEBU_REG_PCIE_BASE + 0x00)
17#define MVEBU_REG_PCIE_REVID (MVEBU_REG_PCIE_BASE + 0x08)
18
19enum memory_bank {
20 BANK0,
21 BANK1,
22 BANK2,
23 BANK3
24};
25
26enum cpu_winen {
27 CPU_WIN_DISABLE,
28 CPU_WIN_ENABLE
29};
30
31enum cpu_target {
32 CPU_TARGET_DRAM = 0x0,
33 CPU_TARGET_DEVICEBUS_BOOTROM_SPI = 0x1,
34 CPU_TARGET_ETH23 = 0x3,
35 CPU_TARGET_PCIE02 = 0x4,
36 CPU_TARGET_ETH01 = 0x7,
37 CPU_TARGET_PCIE13 = 0x8,
38 CPU_TARGET_SASRAM = 0x9,
39 CPU_TARGET_NAND = 0xd,
40};
41
42enum cpu_attrib {
43 CPU_ATTR_SASRAM = 0x01,
44 CPU_ATTR_DRAM_CS0 = 0x0e,
45 CPU_ATTR_DRAM_CS1 = 0x0d,
46 CPU_ATTR_DRAM_CS2 = 0x0b,
47 CPU_ATTR_DRAM_CS3 = 0x07,
48 CPU_ATTR_NANDFLASH = 0x2f,
49 CPU_ATTR_SPIFLASH = 0x1e,
50 CPU_ATTR_BOOTROM = 0x1d,
51 CPU_ATTR_PCIE_IO = 0xe0,
52 CPU_ATTR_PCIE_MEM = 0xe8,
53 CPU_ATTR_DEV_CS0 = 0x3e,
54 CPU_ATTR_DEV_CS1 = 0x3d,
55 CPU_ATTR_DEV_CS2 = 0x3b,
56 CPU_ATTR_DEV_CS3 = 0x37,
57};
58
Stefan Roese174d23e2015-04-25 06:29:51 +020059enum {
60 MVEBU_SOC_AXP,
61 MVEBU_SOC_A38X,
62 MVEBU_SOC_UNKNOWN,
63};
64
Stefan Roese93e6bf42014-10-22 12:13:17 +020065/*
66 * Default Device Address MAP BAR values
67 */
Stefan Roese13b109f2015-07-01 12:55:07 +020068#define MBUS_PCI_MEM_BASE 0xE8000000
69#define MBUS_PCI_MEM_SIZE (128 << 20)
70#define MBUS_PCI_IO_BASE 0xF1100000
71#define MBUS_PCI_IO_SIZE (64 << 10)
72#define MBUS_SPI_BASE 0xF4000000
73#define MBUS_SPI_SIZE (8 << 20)
74#define MBUS_BOOTROM_BASE 0xF8000000
75#define MBUS_BOOTROM_SIZE (8 << 20)
Stefan Roese93e6bf42014-10-22 12:13:17 +020076
77struct mbus_win {
78 u32 base;
79 u32 size;
80 u8 target;
81 u8 attr;
82};
83
84/*
85 * System registers
86 * Ref: Datasheet sec:A.28
87 */
88struct mvebu_system_registers {
89 u8 pad1[0x60];
90 u32 rstoutn_mask; /* 0x60 */
91 u32 sys_soft_rst; /* 0x64 */
92};
93
94/*
95 * GPIO Registers
96 * Ref: Datasheet sec:A.19
97 */
98struct kwgpio_registers {
99 u32 dout;
100 u32 oe;
101 u32 blink_en;
102 u32 din_pol;
103 u32 din;
104 u32 irq_cause;
105 u32 irq_mask;
106 u32 irq_level;
107};
108
Stefan Roese1a16a0c2015-01-19 11:33:47 +0100109/* Needed for dynamic (board-specific) mbus configuration */
110extern struct mvebu_mbus_state mbus_state;
111
Stefan Roese93e6bf42014-10-22 12:13:17 +0200112/*
113 * functions
114 */
115unsigned int mvebu_sdram_bar(enum memory_bank bank);
116unsigned int mvebu_sdram_bs(enum memory_bank bank);
117void mvebu_sdram_size_adjust(enum memory_bank bank);
118int mvebu_mbus_probe(struct mbus_win windows[], int count);
Stefan Roese174d23e2015-04-25 06:29:51 +0200119int mvebu_soc_family(void);
Stefan Roesebadccc32015-07-16 10:40:05 +0200120u32 mvebu_get_nand_clock(void);
Stefan Roesee463bf32015-01-19 11:33:42 +0100121
Stefan Roesed3e34732015-06-29 14:58:10 +0200122int mv_sdh_init(unsigned long regbase, u32 max_clk, u32 min_clk, u32 quirks);
123
Stefan Roesee463bf32015-01-19 11:33:42 +0100124/*
125 * Highspeed SERDES PHY config init, ported from bin_hdr
126 * to mainline U-Boot
127 */
128int serdes_phy_config(void);
129
130/*
131 * DDR3 init / training code ported from Marvell bin_hdr. Now
132 * available in mainline U-Boot in:
Stefan Roeseeb753e92015-03-25 12:51:18 +0100133 * drivers/ddr/marvell
Stefan Roesee463bf32015-01-19 11:33:42 +0100134 */
135int ddr3_init(void);
Stefan Roese93e6bf42014-10-22 12:13:17 +0200136#endif /* __ASSEMBLY__ */
Stefan Roeseebda3ec2015-04-25 06:29:47 +0200137#endif /* _MVEBU_CPU_H */