blob: c6a64ee4797cb4b4e9f5f5518d392096135b9422 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf354b532011-07-07 12:29:15 +08002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Biwen Li6966a172020-05-01 20:04:05 +08004 * Copyright 2020 NXP
Mingkai Huf354b532011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wooda1ef48c2012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Huf354b532011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Huf354b532011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
15#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
16#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090017#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
18#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
Mingkai Huf354b532011-07-07 12:29:15 +080019#endif
20
Liu Gangb4611ee2012-08-09 05:10:03 +000021#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +000022/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000023#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
24#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
25 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +000026#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangd7b17a92012-08-09 05:09:59 +000027#endif
28
Mingkai Huf354b532011-07-07 12:29:15 +080029/* High Level Configuration Options */
Mingkai Huf354b532011-07-07 12:29:15 +080030#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Mingkai Huf354b532011-07-07 12:29:15 +080031
Mingkai Huf354b532011-07-07 12:29:15 +080032#ifndef CONFIG_RESET_VECTOR_ADDRESS
33#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
34#endif
35
36#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080037#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040038#define CONFIG_PCIE1 /* PCIE controller 1 */
39#define CONFIG_PCIE2 /* PCIE controller 2 */
40#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf354b532011-07-07 12:29:15 +080041#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
42
43#define CONFIG_SYS_SRIO
44#define CONFIG_SRIO1 /* SRIO port 1 */
45#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gang27afb9c2013-05-07 16:30:46 +080046#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4eb3c372011-10-14 13:28:52 -050047#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Huf354b532011-07-07 12:29:15 +080048
Mingkai Huf354b532011-07-07 12:29:15 +080049#define CONFIG_ENV_OVERWRITE
50
Mingkai Huf354b532011-07-07 12:29:15 +080051#if defined(CONFIG_SPIFLASH)
Mingkai Huf354b532011-07-07 12:29:15 +080052#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +000053 #define CONFIG_FSL_FIXED_MMC_LOCATION
Mingkai Huf354b532011-07-07 12:29:15 +080054 #define CONFIG_SYS_MMC_ENV_DEV 0
Mingkai Huf354b532011-07-07 12:29:15 +080055#endif
56
Shaohui Xieada02612011-09-13 17:55:11 +080057#ifndef __ASSEMBLY__
58unsigned long get_board_sys_clk(unsigned long dummy);
Simon Glassfb64e362020-05-10 11:40:09 -060059#include <linux/stringify.h>
Shaohui Xieada02612011-09-13 17:55:11 +080060#endif
61#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Mingkai Huf354b532011-07-07 12:29:15 +080062
63/*
64 * These can be toggled for performance analysis, otherwise use default.
65 */
66#define CONFIG_SYS_CACHE_STASHING
Mingkai Hufc25a552011-07-21 17:03:54 -050067#define CONFIG_BACKSIDE_L2_CACHE
68#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Huf354b532011-07-07 12:29:15 +080069#define CONFIG_BTB /* toggle branch predition */
70
71#define CONFIG_ENABLE_36BIT_PHYS
72
Mingkai Huf354b532011-07-07 12:29:15 +080073#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Huf354b532011-07-07 12:29:15 +080074
75/*
76 * Config the L3 Cache as L3 SRAM
77 */
78#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
79#ifdef CONFIG_PHYS_64BIT
80#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
81 CONFIG_RAMBOOT_TEXT_BASE)
82#else
83#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
84#endif
85#define CONFIG_SYS_L3_SIZE (1024 << 10)
86#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
87
Mingkai Huf354b532011-07-07 12:29:15 +080088#ifdef CONFIG_PHYS_64BIT
89#define CONFIG_SYS_DCSRBAR 0xf0000000
90#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
91#endif
92
93/* EEPROM */
94#define CONFIG_ID_EEPROM
95#define CONFIG_SYS_I2C_EEPROM_NXID
96#define CONFIG_SYS_EEPROM_BUS_NUM 0
97#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
98#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
99
100/*
101 * DDR Setup
102 */
103#define CONFIG_VERY_BIG_RAM
104#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
105#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
106
107#define CONFIG_DIMM_SLOTS_PER_CTLR 1
108#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
109
110#define CONFIG_DDR_SPD
Mingkai Huf354b532011-07-07 12:29:15 +0800111
112#define CONFIG_SYS_SPD_BUS_NUM 0
113#define SPD_EEPROM_ADDRESS 0x52
114#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
115
116/*
117 * Local Bus Definitions
118 */
119
120/* Set the local bus clock 1/8 of platform clock */
121#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
122
York Sun7664bfe2012-10-26 16:40:15 +0000123/*
124 * This board doesn't have a promjet connector.
125 * However, it uses commone corenet board LAW and TLB.
126 * It is necessary to use the same start address with proper offset.
127 */
128#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800129#ifdef CONFIG_PHYS_64BIT
York Sun7664bfe2012-10-26 16:40:15 +0000130#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800131#else
132#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
133#endif
134
Shaohui Xief8c49c12012-02-28 23:28:07 +0000135#define CONFIG_SYS_FLASH_BR_PRELIM \
York Sun7664bfe2012-10-26 16:40:15 +0000136 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
137 BR_PS_16 | BR_V)
Shaohui Xief8c49c12012-02-28 23:28:07 +0000138#define CONFIG_SYS_FLASH_OR_PRELIM \
139 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
140 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
Mingkai Huf354b532011-07-07 12:29:15 +0800141
142#define CONFIG_FSL_CPLD
143#define CPLD_BASE 0xffdf0000 /* CPLD registers */
144#ifdef CONFIG_PHYS_64BIT
145#define CPLD_BASE_PHYS 0xfffdf0000ull
146#else
147#define CPLD_BASE_PHYS CPLD_BASE
148#endif
149
150#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
151#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
152
153#define PIXIS_LBMAP_SWITCH 7
154#define PIXIS_LBMAP_MASK 0xf0
155#define PIXIS_LBMAP_SHIFT 4
156#define PIXIS_LBMAP_ALTBANK 0x40
157
158#define CONFIG_SYS_FLASH_QUIET_TEST
159#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
160
161#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
162#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
163#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
164#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
165
166#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
167
168#if defined(CONFIG_RAMBOOT_PBL)
169#define CONFIG_SYS_RAMBOOT
170#endif
171
Shaohui Xief8c49c12012-02-28 23:28:07 +0000172#define CONFIG_NAND_FSL_ELBC
173/* Nand Flash */
174#ifdef CONFIG_NAND_FSL_ELBC
175#define CONFIG_SYS_NAND_BASE 0xffa00000
176#ifdef CONFIG_PHYS_64BIT
177#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
178#else
179#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
180#endif
181
182#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
183#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xief8c49c12012-02-28 23:28:07 +0000184#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
185
186/* NAND flash config */
187#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
188 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
189 | BR_PS_8 /* Port Size = 8 bit */ \
190 | BR_MS_FCM /* MSEL = FCM */ \
191 | BR_V) /* valid */
192#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
193 | OR_FCM_PGS /* Large Page*/ \
194 | OR_FCM_CSCT \
195 | OR_FCM_CST \
196 | OR_FCM_CHT \
197 | OR_FCM_SCY_1 \
198 | OR_FCM_TRLX \
199 | OR_FCM_EHTR)
200
Miquel Raynald0935362019-10-03 19:50:03 +0200201#ifdef CONFIG_MTD_RAW_NAND
Shaohui Xief8c49c12012-02-28 23:28:07 +0000202#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
203#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
204#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
205#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
206#else
207#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
208#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
209#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
210#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
211#endif
212#else
213#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
214#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
215#endif /* CONFIG_NAND_FSL_ELBC */
216
Mingkai Huf354b532011-07-07 12:29:15 +0800217#define CONFIG_SYS_FLASH_EMPTY_INFO
218#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
York Sun7664bfe2012-10-26 16:40:15 +0000219#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Huf354b532011-07-07 12:29:15 +0800220
Mingkai Huf354b532011-07-07 12:29:15 +0800221#define CONFIG_HWCONFIG
222
223/* define to use L1 as initial stack */
224#define CONFIG_L1_INIT_RAM
225#define CONFIG_SYS_INIT_RAM_LOCK
226#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
227#ifdef CONFIG_PHYS_64BIT
228#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
229#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
230/* The assembler doesn't like typecast */
231#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
232 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
233 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
234#else
235#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
236#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
237#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
238#endif
239#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
240
241#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
242 GENERATED_GBL_DATA_SIZE)
243#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
244
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530245#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Huf354b532011-07-07 12:29:15 +0800246#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
247
248/* Serial Port - controlled on board with jumper J8
249 * open - index 2
250 * shorted - index 1
251 */
Mingkai Huf354b532011-07-07 12:29:15 +0800252#define CONFIG_SYS_NS16550_SERIAL
253#define CONFIG_SYS_NS16550_REG_SIZE 1
254#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
255
256#define CONFIG_SYS_BAUDRATE_TABLE \
257 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
258
259#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
260#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
261#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
262#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
263
Mingkai Huf354b532011-07-07 12:29:15 +0800264/* I2C */
Biwen Li6966a172020-05-01 20:04:05 +0800265#ifndef CONFIG_DM_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200266#define CONFIG_SYS_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200267#define CONFIG_SYS_FSL_I2C_SPEED 400000
268#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Shaohui Xiec40be042013-09-10 16:15:07 +0800269#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Heiko Schocherf2850742012-10-24 13:48:22 +0200270#define CONFIG_SYS_FSL_I2C2_SPEED 400000
271#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shaohui Xiec40be042013-09-10 16:15:07 +0800272#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Biwen Li6966a172020-05-01 20:04:05 +0800273#else
274#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
275#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
276#endif
277#define CONFIG_SYS_I2C_FSL
278
Mingkai Huf354b532011-07-07 12:29:15 +0800279
280/*
281 * RapidIO
282 */
283#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
284#ifdef CONFIG_PHYS_64BIT
285#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
286#else
287#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
288#endif
289#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
290
291#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
292#ifdef CONFIG_PHYS_64BIT
293#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
294#else
295#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
296#endif
297#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
298
299/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000300 * for slave u-boot IMAGE instored in master memory space,
301 * PHYS must be aligned based on the SIZE
302 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800303#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
304#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
305#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
306#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangd7b17a92012-08-09 05:09:59 +0000307/*
308 * for slave UCODE and ENV instored in master memory space,
309 * PHYS must be aligned based on the SIZE
310 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800311#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000312#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
313#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000314
315/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000316#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
317#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangd7b17a92012-08-09 05:09:59 +0000318
319/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000320 * SRIO_PCIE_BOOT - SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +0000321 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000322#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
323#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
324#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
325 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +0000326#endif
327
328/*
Mingkai Huf354b532011-07-07 12:29:15 +0800329 * eSPI - Enhanced SPI
330 */
Mingkai Huf354b532011-07-07 12:29:15 +0800331
332/*
333 * General PCI
334 * Memory space is mapped 1-1, but I/O space must start from 0.
335 */
336
337/* controller 1, direct to uli, tgtid 3, Base address 20000 */
338#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Mingkai Huf354b532011-07-07 12:29:15 +0800339#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800340#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Mingkai Huf354b532011-07-07 12:29:15 +0800341#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800342
343/* controller 2, Slot 2, tgtid 2, Base address 201000 */
344#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800345#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800346#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Mingkai Huf354b532011-07-07 12:29:15 +0800347#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800348
349/* controller 3, Slot 1, tgtid 1, Base address 202000 */
350#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800351#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800352#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Mingkai Huf354b532011-07-07 12:29:15 +0800353#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800354
355/* Qman/Bman */
Mingkai Huf354b532011-07-07 12:29:15 +0800356#define CONFIG_SYS_BMAN_NUM_PORTALS 10
357#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
358#ifdef CONFIG_PHYS_64BIT
359#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
360#else
361#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
362#endif
363#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500364#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
365#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
366#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
367#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
368#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
369 CONFIG_SYS_BMAN_CENA_SIZE)
370#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
371#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800372#define CONFIG_SYS_QMAN_NUM_PORTALS 10
373#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
374#ifdef CONFIG_PHYS_64BIT
375#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
376#else
377#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
378#endif
379#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500380#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
381#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
382#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
383#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
384#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
385 CONFIG_SYS_QMAN_CENA_SIZE)
386#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
387#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800388
389#define CONFIG_SYS_DPAA_FMAN
390#define CONFIG_SYS_DPAA_PME
391/* Default address of microcode for the Linux Fman driver */
Mingkai Huf354b532011-07-07 12:29:15 +0800392#if defined(CONFIG_SPIFLASH)
393/*
394 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
395 * env, so we got 0x110000.
396 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800397#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Mingkai Huf354b532011-07-07 12:29:15 +0800398#elif defined(CONFIG_SDCARD)
399/*
400 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530401 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
402 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Mingkai Huf354b532011-07-07 12:29:15 +0800403 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800404#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Miquel Raynald0935362019-10-03 19:50:03 +0200405#elif defined(CONFIG_MTD_RAW_NAND)
Zhao Qiang83a90842014-03-21 16:21:44 +0800406#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000407#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gangd7b17a92012-08-09 05:09:59 +0000408/*
409 * Slave has no ucode locally, it can fetch this from remote. When implementing
410 * in two corenet boards, slave's ucode could be stored in master's memory
411 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000412 * slave SRIO or PCIE outbound window->master inbound window->
413 * master LAW->the ucode address in master's memory space.
Liu Gangd7b17a92012-08-09 05:09:59 +0000414 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800415#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Mingkai Huf354b532011-07-07 12:29:15 +0800416#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800417#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Mingkai Huf354b532011-07-07 12:29:15 +0800418#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600419#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
420#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Mingkai Huf354b532011-07-07 12:29:15 +0800421
Mingkai Huf354b532011-07-07 12:29:15 +0800422#ifdef CONFIG_PCI
Hou Zhiqiang3f2c35f2019-08-27 11:04:32 +0000423#if !defined(CONFIG_DM_PCI)
424#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +0000425#define CONFIG_PCI_INDIRECT_BRIDGE
Hou Zhiqiang3f2c35f2019-08-27 11:04:32 +0000426#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
427#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
428#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
429#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
430#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
431#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
432#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
433#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
434#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
435#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
436#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
437#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
438#endif
Mingkai Huf354b532011-07-07 12:29:15 +0800439
440#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Mingkai Huf354b532011-07-07 12:29:15 +0800441#endif /* CONFIG_PCI */
442
Mingkai Hu9e062062011-07-27 09:55:51 +0800443/* SATA */
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000444#define CONFIG_FSL_SATA_V2
445
446#ifdef CONFIG_FSL_SATA_V2
Mingkai Hu9e062062011-07-27 09:55:51 +0800447#define CONFIG_SYS_SATA_MAX_DEVICE 2
448#define CONFIG_SATA1
449#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
450#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
451#define CONFIG_SATA2
452#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
453#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
454
455#define CONFIG_LBA48
Mingkai Hu9e062062011-07-27 09:55:51 +0800456#endif
457
Mingkai Huf354b532011-07-07 12:29:15 +0800458#ifdef CONFIG_FMAN_ENET
459#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
460#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
461#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
462#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
463#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
464
465#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
466#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
467#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
468#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
469
Mingkai Hu4c46d822011-07-19 16:20:13 +0800470#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
471
Mingkai Huf354b532011-07-07 12:29:15 +0800472#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Huf354b532011-07-07 12:29:15 +0800473#define CONFIG_ETHPRIME "FM1@DTSEC1"
Mingkai Huf354b532011-07-07 12:29:15 +0800474#endif
475
476/*
477 * Environment
478 */
479#define CONFIG_LOADS_ECHO /* echo on for serial download */
480#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
481
482/*
Mingkai Huf354b532011-07-07 12:29:15 +0800483* USB
484*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000485#define CONFIG_HAS_FSL_DR_USB
486#define CONFIG_HAS_FSL_MPH_USB
487
488#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Mingkai Huf354b532011-07-07 12:29:15 +0800489#define CONFIG_USB_EHCI_FSL
490#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000491#endif
492
Mingkai Huf354b532011-07-07 12:29:15 +0800493#ifdef CONFIG_MMC
Mingkai Huf354b532011-07-07 12:29:15 +0800494#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
495#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Mingkai Huf354b532011-07-07 12:29:15 +0800496#endif
497
498/*
499 * Miscellaneous configurable options
500 */
Mingkai Huf354b532011-07-07 12:29:15 +0800501#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Mingkai Huf354b532011-07-07 12:29:15 +0800502
503/*
504 * For booting Linux, the board info and command line data
505 * have to be in the first 64 MB of memory, since this is
506 * the maximum mapped by the Linux kernel during initialization.
507 */
508#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
509#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
510
511#ifdef CONFIG_CMD_KGDB
512#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Mingkai Huf354b532011-07-07 12:29:15 +0800513#endif
514
515/*
516 * Environment Configuration
517 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000518#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000519#define CONFIG_BOOTFILE "uImage"
Mingkai Huf354b532011-07-07 12:29:15 +0800520#define CONFIG_UBOOTPATH u-boot.bin
521
522/* default location for tftp and bootm */
523#define CONFIG_LOADADDR 1000000
524
Mingkai Huf354b532011-07-07 12:29:15 +0800525#define __USB_PHY_TYPE utmi
526
527#define CONFIG_EXTRA_ENV_SETTINGS \
528 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
529 "bank_intlv=cs0_cs1\0" \
530 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200531 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
532 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800533 "tftpflash=tftpboot $loadaddr $uboot && " \
534 "protect off $ubootaddr +$filesize && " \
535 "erase $ubootaddr +$filesize && " \
536 "cp.b $loadaddr $ubootaddr $filesize && " \
537 "protect on $ubootaddr +$filesize && " \
538 "cmp.b $loadaddr $ubootaddr $filesize\0" \
539 "consoledev=ttyS0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200540 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800541 "usb_dr_mode=host\0" \
542 "ramdiskaddr=2000000\0" \
543 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500544 "fdtaddr=1e00000\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800545 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500546 "bdev=sda3\0"
Mingkai Huf354b532011-07-07 12:29:15 +0800547
548#define CONFIG_HDBOOT \
549 "setenv bootargs root=/dev/$bdev rw " \
550 "console=$consoledev,$baudrate $othbootargs;" \
551 "tftp $loadaddr $bootfile;" \
552 "tftp $fdtaddr $fdtfile;" \
553 "bootm $loadaddr - $fdtaddr"
554
555#define CONFIG_NFSBOOTCOMMAND \
556 "setenv bootargs root=/dev/nfs rw " \
557 "nfsroot=$serverip:$rootpath " \
558 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
559 "console=$consoledev,$baudrate $othbootargs;" \
560 "tftp $loadaddr $bootfile;" \
561 "tftp $fdtaddr $fdtfile;" \
562 "bootm $loadaddr - $fdtaddr"
563
564#define CONFIG_RAMBOOTCOMMAND \
565 "setenv bootargs root=/dev/ram rw " \
566 "console=$consoledev,$baudrate $othbootargs;" \
567 "tftp $ramdiskaddr $ramdiskfile;" \
568 "tftp $loadaddr $bootfile;" \
569 "tftp $fdtaddr $fdtfile;" \
570 "bootm $loadaddr $ramdiskaddr $fdtaddr"
571
572#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
573
Mingkai Huf354b532011-07-07 12:29:15 +0800574#include <asm/fsl_secure_boot.h>
Mingkai Huf354b532011-07-07 12:29:15 +0800575
Mingkai Huf354b532011-07-07 12:29:15 +0800576#endif /* __CONFIG_H */