blob: fb78784345bd8dbf7f2318d212a209f5f8cbfea8 [file] [log] [blame]
Poonam Aggrwal91208842009-07-31 12:07:45 +05301/*
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Poonam Aggrwal91208842009-07-31 12:07:45 +05303 *
Stefan Roese88fbf932010-04-15 16:07:28 +02004 * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
5 * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
Peter Tyser29514c72010-04-12 22:28:09 -05006 * cpu specific common code for 85xx/86xx processors.
Poonam Aggrwal91208842009-07-31 12:07:45 +05307 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <config.h>
27#include <common.h>
28#include <command.h>
29#include <tsec.h>
Kumar Gala2683c532011-04-13 08:37:44 -050030#include <fm_eth.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053031#include <netdev.h>
32#include <asm/cache.h>
33#include <asm/io.h>
34
35DECLARE_GLOBAL_DATA_PTR;
36
37struct cpu_type cpu_type_list [] = {
38#if defined(CONFIG_MPC85xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +053039 CPU_TYPE_ENTRY(8533, 8533, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053040 CPU_TYPE_ENTRY(8535, 8535, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053041 CPU_TYPE_ENTRY(8536, 8536, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053042 CPU_TYPE_ENTRY(8540, 8540, 1),
43 CPU_TYPE_ENTRY(8541, 8541, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053044 CPU_TYPE_ENTRY(8543, 8543, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053045 CPU_TYPE_ENTRY(8544, 8544, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053046 CPU_TYPE_ENTRY(8545, 8545, 1),
York Sun8cb65482012-07-06 17:10:33 -050047 CPU_TYPE_ENTRY(8547, 8547, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053048 CPU_TYPE_ENTRY(8548, 8548, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053049 CPU_TYPE_ENTRY(8555, 8555, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053050 CPU_TYPE_ENTRY(8560, 8560, 1),
51 CPU_TYPE_ENTRY(8567, 8567, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053052 CPU_TYPE_ENTRY(8568, 8568, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053053 CPU_TYPE_ENTRY(8569, 8569, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053054 CPU_TYPE_ENTRY(8572, 8572, 2),
Poonam Aggrwal2ba3ee02011-01-13 21:39:27 +053055 CPU_TYPE_ENTRY(P1010, P1010, 1),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053056 CPU_TYPE_ENTRY(P1011, P1011, 1),
Kumar Gala16a276e2010-03-30 23:06:53 -050057 CPU_TYPE_ENTRY(P1012, P1012, 1),
Kumar Gala16a276e2010-03-30 23:06:53 -050058 CPU_TYPE_ENTRY(P1013, P1013, 1),
Poonam Aggrwalb07a7de2011-01-13 21:40:05 +053059 CPU_TYPE_ENTRY(P1014, P1014, 1),
Roy Zang1de20b02011-02-03 22:14:19 -060060 CPU_TYPE_ENTRY(P1017, P1017, 1),
Poonam Aggrwaldfe86a72009-07-31 12:08:27 +053061 CPU_TYPE_ENTRY(P1020, P1020, 2),
Kumar Gala16a276e2010-03-30 23:06:53 -050062 CPU_TYPE_ENTRY(P1021, P1021, 2),
Kumar Gala16a276e2010-03-30 23:06:53 -050063 CPU_TYPE_ENTRY(P1022, P1022, 2),
Roy Zang1de20b02011-02-03 22:14:19 -060064 CPU_TYPE_ENTRY(P1023, P1023, 2),
Kumar Galae4e69252011-02-05 13:45:07 -060065 CPU_TYPE_ENTRY(P1024, P1024, 2),
Kumar Galae4e69252011-02-05 13:45:07 -060066 CPU_TYPE_ENTRY(P1025, P1025, 2),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053067 CPU_TYPE_ENTRY(P2010, P2010, 1),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053068 CPU_TYPE_ENTRY(P2020, P2020, 2),
Kumar Galabd29be82010-06-01 10:29:11 -050069 CPU_TYPE_ENTRY(P2040, P2040, 4),
Kumar Gala619541b2011-05-13 01:16:07 -050070 CPU_TYPE_ENTRY(P2041, P2041, 4),
Kumar Galaf2134b82010-01-27 10:26:46 -060071 CPU_TYPE_ENTRY(P3041, P3041, 4),
Kumar Galabb5409c2009-03-19 02:39:17 -050072 CPU_TYPE_ENTRY(P4040, P4040, 4),
Kumar Galabb5409c2009-03-19 02:39:17 -050073 CPU_TYPE_ENTRY(P4080, P4080, 8),
Kumar Gala7ee3d942009-10-21 13:32:58 -050074 CPU_TYPE_ENTRY(P5010, P5010, 1),
Kumar Gala7ee3d942009-10-21 13:32:58 -050075 CPU_TYPE_ENTRY(P5020, P5020, 2),
Timur Tabid5e13882012-10-05 11:09:19 +000076 CPU_TYPE_ENTRY(P5021, P5021, 2),
77 CPU_TYPE_ENTRY(P5040, P5040, 4),
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +000078 CPU_TYPE_ENTRY(BSC9130, 9130, 1),
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +000079 CPU_TYPE_ENTRY(BSC9131, 9131, 1),
Poonam Aggrwal91208842009-07-31 12:07:45 +053080#elif defined(CONFIG_MPC86xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +053081 CPU_TYPE_ENTRY(8610, 8610, 1),
82 CPU_TYPE_ENTRY(8641, 8641, 2),
83 CPU_TYPE_ENTRY(8641D, 8641D, 2),
Poonam Aggrwal91208842009-07-31 12:07:45 +053084#endif
85};
86
York Sun7b2947f2012-08-17 08:20:22 +000087#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
88u32 compute_ppc_cpumask(void)
89{
90 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
91 int i = 0, count = 0;
92 u32 cluster, mask = 0;
93
94 do {
95 int j;
96 cluster = in_be32(&gur->tp_cluster[i++].lower);
97 for (j = 0; j < 4; j++) {
98 u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
99 u32 type = in_be32(&gur->tp_ityp[idx]);
100
101 if (type & TP_ITYP_AV) {
102 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
103 mask |= 1 << count;
104 }
105 count++;
106 }
107 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
108
109 return mask;
110}
111#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
112/*
113 * Before chassis genenration 2, the cpumask should be hard-coded.
114 * In case of cpu type unknown or cpumask unset, use 1 as fail save.
115 */
116#define compute_ppc_cpumask() 1
117#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
118
119struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530120
Poonam Aggrwal91208842009-07-31 12:07:45 +0530121struct cpu_type *identify_cpu(u32 ver)
122{
123 int i;
124 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
125 if (cpu_type_list[i].soc_ver == ver)
126 return &cpu_type_list[i];
127 }
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530128 return &cpu_type_unknown;
Poonam Aggrwal91208842009-07-31 12:07:45 +0530129}
130
Timur Tabi47289422011-08-05 16:15:24 -0500131#define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
132#define MPC8xxx_PICFRR_NCPU_SHIFT 8
133
134/*
135 * Return a 32-bit mask indicating which cores are present on this SOC.
136 */
137u32 cpu_mask()
138{
139 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
140 struct cpu_type *cpu = gd->cpu;
141
142 /* better to query feature reporting register than just assume 1 */
143 if (cpu == &cpu_type_unknown)
144 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
145 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
146
York Sun7b2947f2012-08-17 08:20:22 +0000147 if (cpu->num_cores == 0)
148 return compute_ppc_cpumask();
149
Timur Tabi47289422011-08-05 16:15:24 -0500150 return cpu->mask;
151}
152
153/*
154 * Return the number of cores on this SOC.
155 */
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530156int cpu_numcores() {
Kim Phillips875935e2010-07-14 19:47:29 -0500157 struct cpu_type *cpu = gd->cpu;
158
York Sun7b2947f2012-08-17 08:20:22 +0000159 /*
160 * Report # of cores in terms of the cpu_mask if we haven't
161 * figured out how many there are yet
162 */
163 if (cpu->num_cores == 0)
164 return hweight32(cpu_mask());
Kim Phillips875935e2010-07-14 19:47:29 -0500165
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530166 return cpu->num_cores;
167}
168
Timur Tabi47289422011-08-05 16:15:24 -0500169/*
170 * Check if the given core ID is valid
171 *
172 * Returns zero if it isn't, 1 if it is.
173 */
174int is_core_valid(unsigned int core)
175{
York Sun7b2947f2012-08-17 08:20:22 +0000176 return !!((1 << core) & cpu_mask());
Timur Tabi47289422011-08-05 16:15:24 -0500177}
178
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530179int probecpu (void)
180{
181 uint svr;
182 uint ver;
183
184 svr = get_svr();
185 ver = SVR_SOC_VER(svr);
186
187 gd->cpu = identify_cpu(ver);
188
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530189 return 0;
190}
191
York Sun7b2947f2012-08-17 08:20:22 +0000192/* Once in memory, compute mask & # cores once and save them off */
193int fixup_cpu(void)
194{
195 struct cpu_type *cpu = gd->cpu;
196
197 if (cpu->num_cores == 0) {
198 cpu->mask = cpu_mask();
199 cpu->num_cores = cpu_numcores();
200 }
201
202 return 0;
203}
204
Poonam Aggrwal91208842009-07-31 12:07:45 +0530205/*
206 * Initializes on-chip ethernet controllers.
207 * to override, implement board_eth_init()
208 */
209int cpu_eth_init(bd_t *bis)
210{
211#if defined(CONFIG_ETHER_ON_FCC)
212 fec_initialize(bis);
213#endif
214
215#if defined(CONFIG_UEC_ETH)
216 uec_standard_init(bis);
217#endif
218
219#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
220 tsec_standard_init(bis);
221#endif
222
Kumar Gala2683c532011-04-13 08:37:44 -0500223#ifdef CONFIG_FMAN_ENET
224 fm_standard_init(bis);
225#endif
Poonam Aggrwal91208842009-07-31 12:07:45 +0530226 return 0;
227}