blob: eec06bc54d572f68f944a24b22fd933fb69860eb [file] [log] [blame]
Heiko Schocherfe954e32011-09-14 19:59:38 +00001/*
Christian Riesch0e5e0c52011-11-08 08:55:07 -05002 * SoC-specific lowlevel code for DA850
Heiko Schocherfe954e32011-09-14 19:59:38 +00003 *
4 * Copyright (C) 2011
5 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24#include <common.h>
25#include <nand.h>
26#include <ns16550.h>
27#include <post.h>
Christian Riesch0e5e0c52011-11-08 08:55:07 -050028#include <asm/arch/da850_lowlevel.h>
Heiko Schocherfe954e32011-09-14 19:59:38 +000029#include <asm/arch/hardware.h>
Christian Riesch2eb60502011-11-28 23:46:20 +000030#include <asm/arch/davinci_misc.h>
Heiko Schocherfe954e32011-09-14 19:59:38 +000031#include <asm/arch/ddr2_defs.h>
32#include <asm/arch/emif_defs.h>
Heiko Schocher34061e82011-11-15 10:00:02 -050033#include <asm/arch/pll_defs.h>
Heiko Schocherfe954e32011-09-14 19:59:38 +000034
Christian Riesch0e5e0c52011-11-08 08:55:07 -050035void da850_waitloop(unsigned long loopcnt)
Heiko Schocherfe954e32011-09-14 19:59:38 +000036{
37 unsigned long i;
38
39 for (i = 0; i < loopcnt; i++)
40 asm(" NOP");
41}
42
Christian Riesch0e5e0c52011-11-08 08:55:07 -050043int da850_pll_init(struct davinci_pllc_regs *reg, unsigned long pllmult)
Heiko Schocherfe954e32011-09-14 19:59:38 +000044{
45 if (reg == davinci_pllc0_regs)
46 /* Unlock PLL registers. */
Heiko Schocher34061e82011-11-15 10:00:02 -050047 clrbits_le32(&davinci_syscfg_regs->cfgchip0, PLL_MASTER_LOCK);
Heiko Schocherfe954e32011-09-14 19:59:38 +000048
49 /*
50 * Set PLLENSRC '0',bit 5, PLL Enable(PLLEN) selection is controlled
51 * through MMR
52 */
Heiko Schocher34061e82011-11-15 10:00:02 -050053 clrbits_le32(&reg->pllctl, PLLCTL_PLLENSRC);
Heiko Schocherfe954e32011-09-14 19:59:38 +000054 /* PLLCTL.EXTCLKSRC bit 9 should be left at 0 for Freon */
Heiko Schocher34061e82011-11-15 10:00:02 -050055 clrbits_le32(&reg->pllctl, PLLCTL_EXTCLKSRC);
Heiko Schocherfe954e32011-09-14 19:59:38 +000056
57 /* Set PLLEN=0 => PLL BYPASS MODE */
Heiko Schocher34061e82011-11-15 10:00:02 -050058 clrbits_le32(&reg->pllctl, PLLCTL_PLLEN);
Heiko Schocherfe954e32011-09-14 19:59:38 +000059
Christian Riesch0e5e0c52011-11-08 08:55:07 -050060 da850_waitloop(150);
Heiko Schocherfe954e32011-09-14 19:59:38 +000061
62 if (reg == davinci_pllc0_regs) {
63 /*
64 * Select the Clock Mode bit 8 as External Clock or On Chip
65 * Oscilator
66 */
Heiko Schocher34061e82011-11-15 10:00:02 -050067 dv_maskbits(&reg->pllctl, ~PLLCTL_RES_9);
68 setbits_le32(&reg->pllctl,
69 (CONFIG_SYS_DV_CLKMODE << PLLCTL_CLOCK_MODE_SHIFT));
Heiko Schocherfe954e32011-09-14 19:59:38 +000070 }
71
72 /* Clear PLLRST bit to reset the PLL */
Heiko Schocher34061e82011-11-15 10:00:02 -050073 clrbits_le32(&reg->pllctl, PLLCTL_PLLRST);
Heiko Schocherfe954e32011-09-14 19:59:38 +000074
75 /* Disable the PLL output */
Heiko Schocher34061e82011-11-15 10:00:02 -050076 setbits_le32(&reg->pllctl, PLLCTL_PLLDIS);
Heiko Schocherfe954e32011-09-14 19:59:38 +000077
78 /* PLL initialization sequence */
79 /*
80 * Power up the PLL- PWRDN bit set to 0 to bring the PLL out of
81 * power down bit
82 */
Heiko Schocher34061e82011-11-15 10:00:02 -050083 clrbits_le32(&reg->pllctl, PLLCTL_PLLPWRDN);
Heiko Schocherfe954e32011-09-14 19:59:38 +000084
85 /* Enable the PLL from Disable Mode PLLDIS bit to 0 */
Heiko Schocher34061e82011-11-15 10:00:02 -050086 clrbits_le32(&reg->pllctl, PLLCTL_PLLDIS);
Heiko Schocherfe954e32011-09-14 19:59:38 +000087
Ben Gardinerb2a47522012-01-16 07:43:15 +000088#if defined(CONFIG_SYS_DA850_PLL0_PREDIV)
89 /* program the prediv */
90 if (reg == davinci_pllc0_regs && CONFIG_SYS_DA850_PLL0_PREDIV)
91 writel((PLL_DIVEN | CONFIG_SYS_DA850_PLL0_PREDIV),
92 &reg->prediv);
93#endif
94
Heiko Schocherfe954e32011-09-14 19:59:38 +000095 /* Program the required multiplier value in PLLM */
96 writel(pllmult, &reg->pllm);
97
98 /* program the postdiv */
99 if (reg == davinci_pllc0_regs)
Heiko Schocher34061e82011-11-15 10:00:02 -0500100 writel((PLL_POSTDEN | CONFIG_SYS_DA850_PLL0_POSTDIV),
Heiko Schocherfe954e32011-09-14 19:59:38 +0000101 &reg->postdiv);
102 else
Heiko Schocher34061e82011-11-15 10:00:02 -0500103 writel((PLL_POSTDEN | CONFIG_SYS_DA850_PLL1_POSTDIV),
Heiko Schocherfe954e32011-09-14 19:59:38 +0000104 &reg->postdiv);
105
106 /*
107 * Check for the GOSTAT bit in PLLSTAT to clear to 0 to indicate that
108 * no GO operation is currently in progress
109 */
Heiko Schocher34061e82011-11-15 10:00:02 -0500110 while ((readl(&reg->pllstat) & PLLCMD_GOSTAT) == PLLCMD_GOSTAT)
Heiko Schocherfe954e32011-09-14 19:59:38 +0000111 ;
112
113 if (reg == davinci_pllc0_regs) {
Christian Riesch0e5e0c52011-11-08 08:55:07 -0500114 writel(CONFIG_SYS_DA850_PLL0_PLLDIV1, &reg->plldiv1);
115 writel(CONFIG_SYS_DA850_PLL0_PLLDIV2, &reg->plldiv2);
116 writel(CONFIG_SYS_DA850_PLL0_PLLDIV3, &reg->plldiv3);
117 writel(CONFIG_SYS_DA850_PLL0_PLLDIV4, &reg->plldiv4);
118 writel(CONFIG_SYS_DA850_PLL0_PLLDIV5, &reg->plldiv5);
119 writel(CONFIG_SYS_DA850_PLL0_PLLDIV6, &reg->plldiv6);
120 writel(CONFIG_SYS_DA850_PLL0_PLLDIV7, &reg->plldiv7);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000121 } else {
Christian Riesch0e5e0c52011-11-08 08:55:07 -0500122 writel(CONFIG_SYS_DA850_PLL1_PLLDIV1, &reg->plldiv1);
123 writel(CONFIG_SYS_DA850_PLL1_PLLDIV2, &reg->plldiv2);
124 writel(CONFIG_SYS_DA850_PLL1_PLLDIV3, &reg->plldiv3);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000125 }
126
127 /*
128 * Set the GOSET bit in PLLCMD to 1 to initiate a new divider
129 * transition.
130 */
Heiko Schocher34061e82011-11-15 10:00:02 -0500131 setbits_le32(&reg->pllcmd, PLLCMD_GOSTAT);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000132
133 /*
134 * Wait for the GOSTAT bit in PLLSTAT to clear to 0
135 * (completion of phase alignment).
136 */
Heiko Schocher34061e82011-11-15 10:00:02 -0500137 while ((readl(&reg->pllstat) & PLLCMD_GOSTAT) == PLLCMD_GOSTAT)
Heiko Schocherfe954e32011-09-14 19:59:38 +0000138 ;
139
140 /* Wait for PLL to reset properly. See PLL spec for PLL reset time */
Christian Riesch0e5e0c52011-11-08 08:55:07 -0500141 da850_waitloop(200);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000142
143 /* Set the PLLRST bit in PLLCTL to 1 to bring the PLL out of reset */
Heiko Schocher34061e82011-11-15 10:00:02 -0500144 setbits_le32(&reg->pllctl, PLLCTL_PLLRST);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000145
146 /* Wait for PLL to lock. See PLL spec for PLL lock time */
Christian Riesch0e5e0c52011-11-08 08:55:07 -0500147 da850_waitloop(2400);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000148
149 /*
150 * Set the PLLEN bit in PLLCTL to 1 to remove the PLL from bypass
151 * mode
152 */
Heiko Schocher34061e82011-11-15 10:00:02 -0500153 setbits_le32(&reg->pllctl, PLLCTL_PLLEN);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000154
155
156 /*
157 * clear EMIFA and EMIFB clock source settings, let them
158 * run off SYSCLK
159 */
160 if (reg == davinci_pllc0_regs)
Heiko Schocher34061e82011-11-15 10:00:02 -0500161 dv_maskbits(&davinci_syscfg_regs->cfgchip3,
162 ~(PLL_SCSCFG3_DIV45PENA | PLL_SCSCFG3_EMA_CLKSRC));
Heiko Schocherfe954e32011-09-14 19:59:38 +0000163
164 return 0;
165}
166
Heiko Schocher34061e82011-11-15 10:00:02 -0500167int da850_ddr_setup(void)
Heiko Schocherfe954e32011-09-14 19:59:38 +0000168{
169 unsigned long tmp;
170
171 /* Enable the Clock to DDR2/mDDR */
Christian Riesch99271c82011-11-08 08:55:10 -0500172 lpsc_on(DAVINCI_LPSC_DDR_EMIF);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000173
174 tmp = readl(&davinci_syscfg1_regs->vtpio_ctl);
175 if ((tmp & VTP_POWERDWN) == VTP_POWERDWN) {
176 /* Begin VTP Calibration */
177 clrbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_POWERDWN);
178 clrbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_LOCK);
179 setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_CLKRZ);
180 clrbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_CLKRZ);
181 setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_CLKRZ);
182
183 /* Polling READY bit to see when VTP calibration is done */
184 tmp = readl(&davinci_syscfg1_regs->vtpio_ctl);
185 while ((tmp & VTP_READY) != VTP_READY)
186 tmp = readl(&davinci_syscfg1_regs->vtpio_ctl);
187
188 setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_LOCK);
189 setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_POWERDWN);
190
191 setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_IOPWRDWN);
192 }
193
Christian Riesch0e5e0c52011-11-08 08:55:07 -0500194 writel(CONFIG_SYS_DA850_DDR2_DDRPHYCR, &dv_ddr2_regs_ctrl->ddrphycr);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000195 clrbits_le32(&davinci_syscfg1_regs->ddr_slew,
196 (1 << DDR_SLEW_CMOSEN_BIT));
197
Christian Riesch81ad48e2011-11-08 08:55:13 -0500198 /*
199 * SDRAM Configuration Register (SDCR):
200 * First set the BOOTUNLOCK bit to make configuration bits
201 * writeable.
202 */
Heiko Schocherfe954e32011-09-14 19:59:38 +0000203 setbits_le32(&dv_ddr2_regs_ctrl->sdbcr, DV_DDR_BOOTUNLOCK);
204
Christian Riesch81ad48e2011-11-08 08:55:13 -0500205 /*
206 * Write the new value of these bits and clear BOOTUNLOCK.
207 * At the same time, set the TIMUNLOCK bit to allow changing
208 * the timing registers
209 */
210 tmp = CONFIG_SYS_DA850_DDR2_SDBCR;
Heiko Schocher34061e82011-11-15 10:00:02 -0500211 tmp &= ~DV_DDR_BOOTUNLOCK;
212 tmp |= DV_DDR_TIMUNLOCK;
Christian Riesch81ad48e2011-11-08 08:55:13 -0500213 writel(tmp, &dv_ddr2_regs_ctrl->sdbcr);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000214
Christian Riesch81ad48e2011-11-08 08:55:13 -0500215 /* write memory configuration and timing */
216 writel(CONFIG_SYS_DA850_DDR2_SDBCR2, &dv_ddr2_regs_ctrl->sdbcr2);
Christian Riesch0e5e0c52011-11-08 08:55:07 -0500217 writel(CONFIG_SYS_DA850_DDR2_SDTIMR, &dv_ddr2_regs_ctrl->sdtimr);
218 writel(CONFIG_SYS_DA850_DDR2_SDTIMR2, &dv_ddr2_regs_ctrl->sdtimr2);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000219
Christian Riesch81ad48e2011-11-08 08:55:13 -0500220 /* clear the TIMUNLOCK bit and write the value of the CL field */
Heiko Schocher34061e82011-11-15 10:00:02 -0500221 tmp &= ~DV_DDR_TIMUNLOCK;
Christian Riesch81ad48e2011-11-08 08:55:13 -0500222 writel(tmp, &dv_ddr2_regs_ctrl->sdbcr);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000223
224 /*
225 * LPMODEN and MCLKSTOPEN must be set!
226 * Without this bits set, PSC don;t switch states !!
227 */
Christian Riesch0e5e0c52011-11-08 08:55:07 -0500228 writel(CONFIG_SYS_DA850_DDR2_SDRCR |
Heiko Schocherfe954e32011-09-14 19:59:38 +0000229 (1 << DV_DDR_SRCR_LPMODEN_SHIFT) |
230 (1 << DV_DDR_SRCR_MCLKSTOPEN_SHIFT),
231 &dv_ddr2_regs_ctrl->sdrcr);
232
233 /* SyncReset the Clock to EMIF3A SDRAM */
Christian Riesch99271c82011-11-08 08:55:10 -0500234 lpsc_syncreset(DAVINCI_LPSC_DDR_EMIF);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000235 /* Enable the Clock to EMIF3A SDRAM */
Christian Riesch99271c82011-11-08 08:55:10 -0500236 lpsc_on(DAVINCI_LPSC_DDR_EMIF);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000237
238 /* disable self refresh */
Heiko Schocher34061e82011-11-15 10:00:02 -0500239 clrbits_le32(&dv_ddr2_regs_ctrl->sdrcr,
240 DV_DDR_SDRCR_LPMODEN | DV_DDR_SDRCR_LPMODEN);
241 writel(CONFIG_SYS_DA850_DDR2_PBBPR, &dv_ddr2_regs_ctrl->pbbpr);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000242
243 return 0;
244}
245
Heiko Schocherfe954e32011-09-14 19:59:38 +0000246__attribute__((weak))
247void board_gpio_init(void)
248{
249 return;
250}
251
Christian Riesch2eb60502011-11-28 23:46:20 +0000252/* pinmux_resource[] vector is defined in the board specific file */
253extern const struct pinmux_resource pinmuxes[];
254extern const int pinmuxes_size;
255
Heiko Schocherfe954e32011-09-14 19:59:38 +0000256int arch_cpu_init(void)
Heiko Schocherfe954e32011-09-14 19:59:38 +0000257{
Heiko Schocherfe954e32011-09-14 19:59:38 +0000258 /* Unlock kick registers */
Heiko Schocher34061e82011-11-15 10:00:02 -0500259 writel(DV_SYSCFG_KICK0_UNLOCK, &davinci_syscfg_regs->kick0);
260 writel(DV_SYSCFG_KICK1_UNLOCK, &davinci_syscfg_regs->kick1);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000261
262 dv_maskbits(&davinci_syscfg_regs->suspsrc,
Heiko Schocher34061e82011-11-15 10:00:02 -0500263 CONFIG_SYS_DA850_SYSCFG_SUSPSRC);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000264
Christian Riesch2eb60502011-11-28 23:46:20 +0000265 /* configure pinmux settings */
266 if (davinci_configure_pin_mux_items(pinmuxes, pinmuxes_size))
267 return 1;
Heiko Schocherfe954e32011-09-14 19:59:38 +0000268
269 /* PLL setup */
Christian Riesch0e5e0c52011-11-08 08:55:07 -0500270 da850_pll_init(davinci_pllc0_regs, CONFIG_SYS_DA850_PLL0_PLLM);
271 da850_pll_init(davinci_pllc1_regs, CONFIG_SYS_DA850_PLL1_PLLM);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000272
273 /* GPIO setup */
274 board_gpio_init();
275
276 /* setup CSn config */
Heiko Schocher34061e82011-11-15 10:00:02 -0500277#if defined(CONFIG_SYS_DA850_CS2CFG)
Christian Riesch0e5e0c52011-11-08 08:55:07 -0500278 writel(CONFIG_SYS_DA850_CS2CFG, &davinci_emif_regs->ab1cr);
Heiko Schocher34061e82011-11-15 10:00:02 -0500279#endif
280#if defined(CONFIG_SYS_DA850_CS3CFG)
Christian Riesch0e5e0c52011-11-08 08:55:07 -0500281 writel(CONFIG_SYS_DA850_CS3CFG, &davinci_emif_regs->ab2cr);
Heiko Schocher34061e82011-11-15 10:00:02 -0500282#endif
Heiko Schocherfe954e32011-09-14 19:59:38 +0000283
Heiko Schocher34061e82011-11-15 10:00:02 -0500284 lpsc_on(CONFIG_SYS_DA850_LPSC_UART);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000285 NS16550_init((NS16550_t)(CONFIG_SYS_NS16550_COM1),
286 CONFIG_SYS_NS16550_CLK / 16 / CONFIG_BAUDRATE);
287
288 /*
289 * Fix Power and Emulation Management Register
290 * see sprufw3a.pdf page 37 Table 24
291 */
Heiko Schocher34061e82011-11-15 10:00:02 -0500292 writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
293 DAVINCI_UART_PWREMU_MGMT_UTRST),
294 &davinci_uart2_ctrl_regs->pwremu_mgmt);
Heiko Schocherfe954e32011-09-14 19:59:38 +0000295
Heiko Schocher34061e82011-11-15 10:00:02 -0500296 da850_ddr_setup();
Heiko Schocherfe954e32011-09-14 19:59:38 +0000297 return 0;
Heiko Schocherfe954e32011-09-14 19:59:38 +0000298}