blob: 1632a8fd3665b384cdaecf137de4a319d306bbcf [file] [log] [blame]
Kumar Gala124b0822008-08-26 15:01:29 -05001/*
York Sun6db4fdd2018-01-29 09:44:35 -08002 * Copyright 2008-2016 Freescale Semiconductor, Inc.
3 * Copyright 2017-2018 NXP Semiconductor
Kumar Gala124b0822008-08-26 15:01:29 -05004 *
Tom Rinid3e68162018-02-14 21:34:05 -05005 * SPDX-License-Identifier: GPL-2.0
Kumar Gala124b0822008-08-26 15:01:29 -05006 */
7
8#ifndef DDR2_DIMM_PARAMS_H
9#define DDR2_DIMM_PARAMS_H
10
York Sunfbe65952011-03-17 11:18:10 -070011#define EDC_DATA_PARITY 1
12#define EDC_ECC 2
13#define EDC_AC_PARITY 4
14
York Sun2896cb72014-03-27 17:54:47 -070015/* Parameters for a DDR dimm computed from the SPD */
Kumar Gala124b0822008-08-26 15:01:29 -050016typedef struct dimm_params_s {
17
18 /* DIMM organization parameters */
19 char mpart[19]; /* guaranteed null terminated */
20
21 unsigned int n_ranks;
York Sun6db4fdd2018-01-29 09:44:35 -080022 unsigned int die_density;
Kumar Gala124b0822008-08-26 15:01:29 -050023 unsigned long long rank_density;
24 unsigned long long capacity;
25 unsigned int data_width;
26 unsigned int primary_sdram_width;
27 unsigned int ec_sdram_width;
28 unsigned int registered_dimm;
York Sun6db4fdd2018-01-29 09:44:35 -080029 unsigned int package_3ds; /* number of dies in 3DS DIMM */
York Sun4889c982013-06-25 11:37:47 -070030 unsigned int device_width; /* x4, x8, x16 components */
Kumar Gala124b0822008-08-26 15:01:29 -050031
32 /* SDRAM device parameters */
33 unsigned int n_row_addr;
34 unsigned int n_col_addr;
35 unsigned int edc_config; /* 0 = none, 1 = parity, 2 = ECC */
York Sun2896cb72014-03-27 17:54:47 -070036#ifdef CONFIG_SYS_FSL_DDR4
37 unsigned int bank_addr_bits;
38 unsigned int bank_group_bits;
39#else
Kumar Gala124b0822008-08-26 15:01:29 -050040 unsigned int n_banks_per_sdram_device;
York Sun2896cb72014-03-27 17:54:47 -070041#endif
Kumar Gala124b0822008-08-26 15:01:29 -050042 unsigned int burst_lengths_bitmask; /* BL=4 bit 2, BL=8 = bit 3 */
Kumar Gala124b0822008-08-26 15:01:29 -050043
44 /* used in computing base address of DIMMs */
45 unsigned long long base_address;
Dave Liu4be87b22009-03-14 12:48:30 +080046 /* mirrored DIMMs */
47 unsigned int mirrored_dimm; /* only for ddr3 */
Kumar Gala124b0822008-08-26 15:01:29 -050048
49 /* DIMM timing parameters */
50
York Sun2896cb72014-03-27 17:54:47 -070051 int mtb_ps; /* medium timebase ps */
52 int ftb_10th_ps; /* fine timebase, in 1/10 ps */
53 int taa_ps; /* minimum CAS latency time */
54 int tfaw_ps; /* four active window delay */
Dave Liu4be87b22009-03-14 12:48:30 +080055
Kumar Gala124b0822008-08-26 15:01:29 -050056 /*
57 * SDRAM clock periods
58 * The range for these are 1000-10000 so a short should be sufficient
59 */
York Sun2896cb72014-03-27 17:54:47 -070060 int tckmin_x_ps;
61 int tckmin_x_minus_1_ps;
62 int tckmin_x_minus_2_ps;
63 int tckmax_ps;
Kumar Gala124b0822008-08-26 15:01:29 -050064
65 /* SPD-defined CAS latencies */
Priyanka Jain4a717412013-09-25 10:41:19 +053066 unsigned int caslat_x;
67 unsigned int caslat_x_minus_1;
68 unsigned int caslat_x_minus_2;
Kumar Gala124b0822008-08-26 15:01:29 -050069
70 unsigned int caslat_lowest_derated; /* Derated CAS latency */
71
72 /* basic timing parameters */
York Sun2896cb72014-03-27 17:54:47 -070073 int trcd_ps;
74 int trp_ps;
75 int tras_ps;
Kumar Gala124b0822008-08-26 15:01:29 -050076
York Sun2896cb72014-03-27 17:54:47 -070077#ifdef CONFIG_SYS_FSL_DDR4
78 int trfc1_ps;
79 int trfc2_ps;
80 int trfc4_ps;
81 int trrds_ps;
82 int trrdl_ps;
83 int tccdl_ps;
York Sun6db4fdd2018-01-29 09:44:35 -080084 int trfc_slr_ps;
York Sun2896cb72014-03-27 17:54:47 -070085#else
86 int twr_ps; /* maximum = 63750 ps */
87 int trfc_ps; /* max = 255 ns + 256 ns + .75 ns
Kumar Gala124b0822008-08-26 15:01:29 -050088 = 511750 ps */
York Sun2896cb72014-03-27 17:54:47 -070089 int trrd_ps; /* maximum = 63750 ps */
90 int twtr_ps; /* maximum = 63750 ps */
91 int trtp_ps; /* byte 38, spd->trtp */
92#endif
Kumar Gala124b0822008-08-26 15:01:29 -050093
York Sun2896cb72014-03-27 17:54:47 -070094 int trc_ps; /* maximum = 254 ns + .75 ns = 254750 ps */
Kumar Gala124b0822008-08-26 15:01:29 -050095
York Sun2896cb72014-03-27 17:54:47 -070096 int refresh_rate_ps;
97 int extended_op_srt;
Kumar Gala124b0822008-08-26 15:01:29 -050098
York Sun2896cb72014-03-27 17:54:47 -070099#if defined(CONFIG_SYS_FSL_DDR1) || defined(CONFIG_SYS_FSL_DDR2)
100 int tis_ps; /* byte 32, spd->ca_setup */
101 int tih_ps; /* byte 33, spd->ca_hold */
102 int tds_ps; /* byte 34, spd->data_setup */
103 int tdh_ps; /* byte 35, spd->data_hold */
104 int tdqsq_max_ps; /* byte 44, spd->tdqsq */
105 int tqhs_ps; /* byte 45, spd->tqhs */
106#endif
yorkde879322010-07-02 22:25:55 +0000107
York Sunbc2f32a2018-01-29 10:24:08 -0800108 /* DDR3 & DDR4 RDIMM */
yorkde879322010-07-02 22:25:55 +0000109 unsigned char rcw[16]; /* Register Control Word 0-15 */
York Sun2896cb72014-03-27 17:54:47 -0700110#ifdef CONFIG_SYS_FSL_DDR4
111 unsigned int dq_mapping[18];
112 unsigned int dq_mapping_ors;
113#endif
Kumar Gala124b0822008-08-26 15:01:29 -0500114} dimm_params_t;
115
York Sun2c0b62d2015-01-06 13:18:50 -0800116unsigned int ddr_compute_dimm_parameters(const unsigned int ctrl_num,
Kumar Gala124b0822008-08-26 15:01:29 -0500117 const generic_spd_eeprom_t *spd,
118 dimm_params_t *pdimm,
119 unsigned int dimm_number);
120
121#endif