wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * This file contains the configuration parameters for the dbau1x00 board. |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
Shinya Kuribayashi | ed49a6a | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 15 | #define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 16 | |
wdenk | 4ea537d | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 17 | #ifdef CONFIG_DBAU1000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 18 | /* Also known as Merlot */ |
Shinya Kuribayashi | ed49a6a | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 19 | #define CONFIG_SOC_AU1000 1 |
wdenk | 4ea537d | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 20 | #else |
| 21 | #ifdef CONFIG_DBAU1100 |
Shinya Kuribayashi | ed49a6a | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 22 | #define CONFIG_SOC_AU1100 1 |
wdenk | 4ea537d | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 23 | #else |
| 24 | #ifdef CONFIG_DBAU1500 |
Shinya Kuribayashi | ed49a6a | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 25 | #define CONFIG_SOC_AU1500 1 |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 26 | #else |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 27 | #ifdef CONFIG_DBAU1550 |
| 28 | /* Cabernet */ |
Shinya Kuribayashi | ed49a6a | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 29 | #define CONFIG_SOC_AU1550 1 |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 30 | #else |
wdenk | 4ea537d | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 31 | #error "No valid board set" |
| 32 | #endif |
| 33 | #endif |
| 34 | #endif |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 35 | #endif |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 36 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 37 | /* valid baudrates */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 38 | |
| 39 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 40 | |
| 41 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 42 | "addmisc=setenv bootargs ${bootargs} " \ |
| 43 | "console=ttyS0,${baudrate} " \ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 44 | "panic=1\0" \ |
| 45 | "bootfile=/tftpboot/vmlinux.srec\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 46 | "load=tftp 80500000 ${u-boot}\0" \ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 47 | "" |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 48 | |
| 49 | #ifdef CONFIG_DBAU1550 |
| 50 | /* Boot from flash by default, revert to bootp */ |
| 51 | #define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm" |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 52 | #else /* CONFIG_DBAU1550 */ |
Heiko Schocher | 65d4f8b | 2006-04-11 14:53:29 +0200 | [diff] [blame] | 53 | #define CONFIG_BOOTCOMMAND "bootp;bootm" |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 54 | #endif /* CONFIG_DBAU1550 */ |
| 55 | |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 56 | /* |
Jon Loeliger | e54e77a | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 57 | * BOOTP options |
| 58 | */ |
| 59 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | e54e77a | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 60 | |
Jon Loeliger | e54e77a | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 61 | /* |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 62 | * Command line configuration. |
| 63 | */ |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 64 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 65 | /* |
| 66 | * Miscellaneous configurable options |
| 67 | */ |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 68 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 69 | #define CONFIG_SYS_MALLOC_LEN 128*1024 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 70 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 71 | #define CONFIG_SYS_BOOTPARAMS_LEN 128*1024 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 72 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 73 | #define CONFIG_SYS_MHZ 396 |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 74 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 75 | #if (CONFIG_SYS_MHZ % 12) != 0 |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 76 | #error "Invalid CPU frequency - must be multiple of 12!" |
| 77 | #endif |
| 78 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 79 | #define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000) |
Shinya Kuribayashi | 5d374e0 | 2008-06-05 22:29:00 +0900 | [diff] [blame] | 80 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 81 | #define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 82 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 83 | #define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 84 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 85 | #define CONFIG_SYS_MEMTEST_START 0x80100000 |
| 86 | #define CONFIG_SYS_MEMTEST_END 0x80800000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 87 | |
| 88 | /*----------------------------------------------------------------------- |
| 89 | * FLASH and environment organization |
| 90 | */ |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 91 | #ifdef CONFIG_DBAU1550 |
| 92 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 93 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 94 | #define CONFIG_SYS_MAX_FLASH_SECT (512) /* max number of sectors on one chip */ |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 95 | |
| 96 | #define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */ |
| 97 | #define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */ |
| 98 | |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 99 | #else /* CONFIG_DBAU1550 */ |
| 100 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 102 | #define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 103 | |
| 104 | #define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */ |
| 105 | #define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */ |
| 106 | |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 107 | #endif /* CONFIG_DBAU1550 */ |
| 108 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2} |
Heiko Schocher | 65d4f8b | 2006-04-11 14:53:29 +0200 | [diff] [blame] | 110 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_FLASH_CFI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 112 | #define CONFIG_FLASH_CFI_DRIVER 1 |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 113 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_MONITOR_LEN (192 << 10) |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 116 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #define CONFIG_SYS_INIT_SP_OFFSET 0x400000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 118 | |
| 119 | /* We boot from this flash, selected with dip switch */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 121 | |
| 122 | /* timeout values are in ticks */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
| 124 | #define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 125 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 126 | /* Address and size of Primary Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 127 | #define CONFIG_ENV_ADDR 0xB0030000 |
| 128 | #define CONFIG_ENV_SIZE 0x10000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 129 | |
| 130 | #define CONFIG_FLASH_16BIT |
| 131 | |
| 132 | #define CONFIG_NR_DRAM_BANKS 2 |
| 133 | |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 134 | #ifdef CONFIG_DBAU1550 |
| 135 | #define MEM_SIZE 192 |
| 136 | #else |
| 137 | #define MEM_SIZE 64 |
| 138 | #endif |
| 139 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 140 | #define CONFIG_MEMSIZE_IN_BYTES |
| 141 | |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 142 | #ifndef CONFIG_DBAU1550 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 143 | /*---ATA PCMCIA ------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 144 | #define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */ |
| 145 | #define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 146 | #define CONFIG_PCMCIA_SLOT_A |
| 147 | |
| 148 | #define CONFIG_ATAPI 1 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 149 | |
| 150 | /* We run CF in "true ide" mode or a harddrive via pcmcia */ |
| 151 | #define CONFIG_IDE_PCMCIA 1 |
| 152 | |
| 153 | /* We only support one slot for now */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 154 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 155 | #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 156 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 157 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
| 158 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 160 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 162 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 163 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_ATA_DATA_OFFSET 8 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 165 | |
| 166 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_ATA_REG_OFFSET 0 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 168 | |
| 169 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 171 | #endif /* CONFIG_DBAU1550 */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 172 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 173 | #endif /* __CONFIG_H */ |