blob: f00111a8c402bc8ac7f3363e3ee9756175905202 [file] [log] [blame]
wdenk9b7f3842003-10-09 20:09:04 +00001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk9b7f3842003-10-09 20:09:04 +00006 */
7
8/*
9 * This file contains the configuration parameters for the dbau1x00 board.
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090015#define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */
wdenk9b7f3842003-10-09 20:09:04 +000016
wdenk4ea537d2003-12-07 18:32:37 +000017#ifdef CONFIG_DBAU1000
wdenk9b7f3842003-10-09 20:09:04 +000018/* Also known as Merlot */
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090019#define CONFIG_SOC_AU1000 1
wdenk4ea537d2003-12-07 18:32:37 +000020#else
21#ifdef CONFIG_DBAU1100
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090022#define CONFIG_SOC_AU1100 1
wdenk4ea537d2003-12-07 18:32:37 +000023#else
24#ifdef CONFIG_DBAU1500
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090025#define CONFIG_SOC_AU1500 1
wdenk1ebf41e2004-01-02 14:00:00 +000026#else
wdenk96c7a8c2005-01-09 22:28:56 +000027#ifdef CONFIG_DBAU1550
28/* Cabernet */
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090029#define CONFIG_SOC_AU1550 1
wdenk96c7a8c2005-01-09 22:28:56 +000030#else
wdenk4ea537d2003-12-07 18:32:37 +000031#error "No valid board set"
32#endif
33#endif
34#endif
wdenk96c7a8c2005-01-09 22:28:56 +000035#endif
wdenk9b7f3842003-10-09 20:09:04 +000036
wdenk9b7f3842003-10-09 20:09:04 +000037/* valid baudrates */
wdenk9b7f3842003-10-09 20:09:04 +000038
39#define CONFIG_TIMESTAMP /* Print image info with timestamp */
wdenk9b7f3842003-10-09 20:09:04 +000040
41#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010042 "addmisc=setenv bootargs ${bootargs} " \
43 "console=ttyS0,${baudrate} " \
wdenk9b7f3842003-10-09 20:09:04 +000044 "panic=1\0" \
45 "bootfile=/tftpboot/vmlinux.srec\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010046 "load=tftp 80500000 ${u-boot}\0" \
wdenk9b7f3842003-10-09 20:09:04 +000047 ""
wdenk96c7a8c2005-01-09 22:28:56 +000048
49#ifdef CONFIG_DBAU1550
50/* Boot from flash by default, revert to bootp */
51#define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm"
wdenk96c7a8c2005-01-09 22:28:56 +000052#else /* CONFIG_DBAU1550 */
Heiko Schocher65d4f8b2006-04-11 14:53:29 +020053#define CONFIG_BOOTCOMMAND "bootp;bootm"
wdenk96c7a8c2005-01-09 22:28:56 +000054#endif /* CONFIG_DBAU1550 */
55
Jon Loeligerb15a23b2007-07-04 22:32:03 -050056/*
Jon Loeligere54e77a2007-07-10 09:29:01 -050057 * BOOTP options
58 */
59#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligere54e77a2007-07-10 09:29:01 -050060
Jon Loeligere54e77a2007-07-10 09:29:01 -050061/*
Jon Loeligerb15a23b2007-07-04 22:32:03 -050062 * Command line configuration.
63 */
Jon Loeligerb15a23b2007-07-04 22:32:03 -050064
wdenk9b7f3842003-10-09 20:09:04 +000065/*
66 * Miscellaneous configurable options
67 */
wdenk96c7a8c2005-01-09 22:28:56 +000068
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_MALLOC_LEN 128*1024
wdenk9b7f3842003-10-09 20:09:04 +000070
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_BOOTPARAMS_LEN 128*1024
wdenk9b7f3842003-10-09 20:09:04 +000072
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_MHZ 396
wdenk96c7a8c2005-01-09 22:28:56 +000074
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#if (CONFIG_SYS_MHZ % 12) != 0
wdenk96c7a8c2005-01-09 22:28:56 +000076#error "Invalid CPU frequency - must be multiple of 12!"
77#endif
78
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000)
Shinya Kuribayashi5d374e02008-06-05 22:29:00 +090080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */
wdenk9b7f3842003-10-09 20:09:04 +000082
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */
wdenk9b7f3842003-10-09 20:09:04 +000084
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_MEMTEST_START 0x80100000
86#define CONFIG_SYS_MEMTEST_END 0x80800000
wdenk9b7f3842003-10-09 20:09:04 +000087
88/*-----------------------------------------------------------------------
89 * FLASH and environment organization
90 */
wdenk96c7a8c2005-01-09 22:28:56 +000091#ifdef CONFIG_DBAU1550
92
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
94#define CONFIG_SYS_MAX_FLASH_SECT (512) /* max number of sectors on one chip */
wdenk96c7a8c2005-01-09 22:28:56 +000095
96#define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */
97#define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */
98
wdenk96c7a8c2005-01-09 22:28:56 +000099#else /* CONFIG_DBAU1550 */
100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
102#define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
wdenk9b7f3842003-10-09 20:09:04 +0000103
104#define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */
105#define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */
106
wdenk96c7a8c2005-01-09 22:28:56 +0000107#endif /* CONFIG_DBAU1550 */
108
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2}
Heiko Schocher65d4f8b2006-04-11 14:53:29 +0200110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200112#define CONFIG_FLASH_CFI_DRIVER 1
wdenk96c7a8c2005-01-09 22:28:56 +0000113
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200114#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_MONITOR_LEN (192 << 10)
wdenk9b7f3842003-10-09 20:09:04 +0000116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_INIT_SP_OFFSET 0x400000
wdenk9b7f3842003-10-09 20:09:04 +0000118
119/* We boot from this flash, selected with dip switch */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2
wdenk9b7f3842003-10-09 20:09:04 +0000121
122/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */
124#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk9b7f3842003-10-09 20:09:04 +0000125
wdenk9b7f3842003-10-09 20:09:04 +0000126/* Address and size of Primary Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200127#define CONFIG_ENV_ADDR 0xB0030000
128#define CONFIG_ENV_SIZE 0x10000
wdenk9b7f3842003-10-09 20:09:04 +0000129
130#define CONFIG_FLASH_16BIT
131
132#define CONFIG_NR_DRAM_BANKS 2
133
wdenk96c7a8c2005-01-09 22:28:56 +0000134#ifdef CONFIG_DBAU1550
135#define MEM_SIZE 192
136#else
137#define MEM_SIZE 64
138#endif
139
wdenk9b7f3842003-10-09 20:09:04 +0000140#define CONFIG_MEMSIZE_IN_BYTES
141
wdenk96c7a8c2005-01-09 22:28:56 +0000142#ifndef CONFIG_DBAU1550
wdenk9b7f3842003-10-09 20:09:04 +0000143/*---ATA PCMCIA ------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
145#define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000
wdenk9b7f3842003-10-09 20:09:04 +0000146#define CONFIG_PCMCIA_SLOT_A
147
148#define CONFIG_ATAPI 1
wdenk9b7f3842003-10-09 20:09:04 +0000149
150/* We run CF in "true ide" mode or a harddrive via pcmcia */
151#define CONFIG_IDE_PCMCIA 1
152
153/* We only support one slot for now */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
155#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk9b7f3842003-10-09 20:09:04 +0000156
wdenk9b7f3842003-10-09 20:09:04 +0000157#undef CONFIG_IDE_RESET /* reset for ide not supported */
158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk9b7f3842003-10-09 20:09:04 +0000160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk9b7f3842003-10-09 20:09:04 +0000162
wdenk1ebf41e2004-01-02 14:00:00 +0000163/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_ATA_DATA_OFFSET 8
wdenk9b7f3842003-10-09 20:09:04 +0000165
166/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_ATA_REG_OFFSET 0
wdenk9b7f3842003-10-09 20:09:04 +0000168
169/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk96c7a8c2005-01-09 22:28:56 +0000171#endif /* CONFIG_DBAU1550 */
wdenk9b7f3842003-10-09 20:09:04 +0000172
wdenk9b7f3842003-10-09 20:09:04 +0000173#endif /* __CONFIG_H */