blob: 4cc5085293b430d0187b1856ba205a4f62327811 [file] [log] [blame]
wdenk9b7f3842003-10-09 20:09:04 +00001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * This file contains the configuration parameters for the dbau1x00 board.
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31#define CONFIG_MIPS32 1 /* MIPS32 CPU core */
32#define CONFIG_DBAU1X00 1
wdenk1ebf41e2004-01-02 14:00:00 +000033#define CONFIG_AU1X00 1 /* alchemy series cpu */
wdenk9b7f3842003-10-09 20:09:04 +000034
wdenk4ea537d2003-12-07 18:32:37 +000035#ifdef CONFIG_DBAU1000
wdenk9b7f3842003-10-09 20:09:04 +000036/* Also known as Merlot */
wdenk1ebf41e2004-01-02 14:00:00 +000037#define CONFIG_AU1000 1
wdenk4ea537d2003-12-07 18:32:37 +000038#else
39#ifdef CONFIG_DBAU1100
wdenk1ebf41e2004-01-02 14:00:00 +000040#define CONFIG_AU1100 1
wdenk4ea537d2003-12-07 18:32:37 +000041#else
42#ifdef CONFIG_DBAU1500
wdenk1ebf41e2004-01-02 14:00:00 +000043#define CONFIG_AU1500 1
44#else
wdenk96c7a8c2005-01-09 22:28:56 +000045#ifdef CONFIG_DBAU1550
46/* Cabernet */
47#define CONFIG_AU1550 1
48#else
wdenk4ea537d2003-12-07 18:32:37 +000049#error "No valid board set"
50#endif
51#endif
52#endif
wdenk96c7a8c2005-01-09 22:28:56 +000053#endif
wdenk9b7f3842003-10-09 20:09:04 +000054
wdenk1ebf41e2004-01-02 14:00:00 +000055#define CONFIG_ETHADDR DE:AD:BE:EF:01:01 /* Ethernet address */
wdenk9b7f3842003-10-09 20:09:04 +000056
57#define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
58
59#define CONFIG_BAUDRATE 115200
60
61/* valid baudrates */
62#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
63
64#define CONFIG_TIMESTAMP /* Print image info with timestamp */
65#undef CONFIG_BOOTARGS
66
67#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010068 "addmisc=setenv bootargs ${bootargs} " \
69 "console=ttyS0,${baudrate} " \
wdenk9b7f3842003-10-09 20:09:04 +000070 "panic=1\0" \
71 "bootfile=/tftpboot/vmlinux.srec\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010072 "load=tftp 80500000 ${u-boot}\0" \
wdenk9b7f3842003-10-09 20:09:04 +000073 ""
wdenk96c7a8c2005-01-09 22:28:56 +000074
75#ifdef CONFIG_DBAU1550
76/* Boot from flash by default, revert to bootp */
77#define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm"
78
79#define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_FLASH | CFG_CMD_LOADB | CFG_CMD_NET) & \
80 ~(CFG_CMD_ENV | CFG_CMD_FAT | CFG_CMD_FPGA | CFG_CMD_IDE | \
81 CFG_CMD_MII | CFG_CMD_RUN | CFG_CMD_BDI | CFG_CMD_BEDBUG | \
82 CFG_CMD_NFS | CFG_CMD_ELF | CFG_CMD_PCMCIA | CFG_CMD_I2C))
83#else /* CONFIG_DBAU1550 */
Heiko Schocher65d4f8b2006-04-11 14:53:29 +020084#define CONFIG_BOOTCOMMAND "bootp;bootm"
wdenk9b7f3842003-10-09 20:09:04 +000085
wdenk96c7a8c2005-01-09 22:28:56 +000086#define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_IDE | CFG_CMD_DHCP | CFG_CMD_ELF) & \
87 ~(CFG_CMD_ENV | CFG_CMD_FAT | CFG_CMD_FLASH | CFG_CMD_FPGA | \
88 CFG_CMD_MII | CFG_CMD_LOADS | CFG_CMD_RUN | CFG_CMD_LOADB | \
89 CFG_CMD_ELF | CFG_CMD_BDI | CFG_CMD_BEDBUG))
90#endif /* CONFIG_DBAU1550 */
91
wdenk9b7f3842003-10-09 20:09:04 +000092#include <cmd_confdefs.h>
93
94/*
95 * Miscellaneous configurable options
96 */
97#define CFG_LONGHELP /* undef to save memory */
wdenk96c7a8c2005-01-09 22:28:56 +000098
99#define CFG_PROMPT "DbAu1xx0 # " /* Monitor Command Prompt */
100
wdenk9b7f3842003-10-09 20:09:04 +0000101#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
102#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
103#define CFG_MAXARGS 16 /* max number of command args*/
104
105#define CFG_MALLOC_LEN 128*1024
106
107#define CFG_BOOTPARAMS_LEN 128*1024
108
wdenk96c7a8c2005-01-09 22:28:56 +0000109#define CFG_MHZ 396
110
111#if (CFG_MHZ % 12) != 0
112#error "Invalid CPU frequency - must be multiple of 12!"
113#endif
114
115#define CFG_HZ (CFG_MHZ * 1000000) /* FIXME causes overflow in net.c */
wdenk9b7f3842003-10-09 20:09:04 +0000116
117#define CFG_SDRAM_BASE 0x80000000 /* Cached addr */
118
119#define CFG_LOAD_ADDR 0x81000000 /* default load address */
120
121#define CFG_MEMTEST_START 0x80100000
122#define CFG_MEMTEST_END 0x80800000
123
124/*-----------------------------------------------------------------------
125 * FLASH and environment organization
126 */
wdenk96c7a8c2005-01-09 22:28:56 +0000127#ifdef CONFIG_DBAU1550
128
129#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
130#define CFG_MAX_FLASH_SECT (512) /* max number of sectors on one chip */
131
132#define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */
133#define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */
134
wdenk96c7a8c2005-01-09 22:28:56 +0000135#else /* CONFIG_DBAU1550 */
136
wdenk9b7f3842003-10-09 20:09:04 +0000137#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
138#define CFG_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
139
140#define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */
141#define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */
142
wdenk96c7a8c2005-01-09 22:28:56 +0000143#endif /* CONFIG_DBAU1550 */
144
Heiko Schocher65d4f8b2006-04-11 14:53:29 +0200145#define CFG_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2}
146
wdenk96c7a8c2005-01-09 22:28:56 +0000147#define CFG_FLASH_CFI 1
148#define CFG_FLASH_CFI_DRIVER 1
149
wdenk9b7f3842003-10-09 20:09:04 +0000150/* The following #defines are needed to get flash environment right */
151#define CFG_MONITOR_BASE TEXT_BASE
152#define CFG_MONITOR_LEN (192 << 10)
153
154#define CFG_INIT_SP_OFFSET 0x400000
155
156/* We boot from this flash, selected with dip switch */
157#define CFG_FLASH_BASE PHYS_FLASH_2
158
159/* timeout values are in ticks */
160#define CFG_FLASH_ERASE_TOUT (2 * CFG_HZ) /* Timeout for Flash Erase */
161#define CFG_FLASH_WRITE_TOUT (2 * CFG_HZ) /* Timeout for Flash Write */
162
163#define CFG_ENV_IS_NOWHERE 1
164
165/* Address and size of Primary Environment Sector */
166#define CFG_ENV_ADDR 0xB0030000
167#define CFG_ENV_SIZE 0x10000
168
169#define CONFIG_FLASH_16BIT
170
171#define CONFIG_NR_DRAM_BANKS 2
172
173#define CONFIG_NET_MULTI
174
wdenk96c7a8c2005-01-09 22:28:56 +0000175#ifdef CONFIG_DBAU1550
176#define MEM_SIZE 192
177#else
178#define MEM_SIZE 64
179#endif
180
wdenk9b7f3842003-10-09 20:09:04 +0000181#define CONFIG_MEMSIZE_IN_BYTES
182
wdenk96c7a8c2005-01-09 22:28:56 +0000183#ifndef CONFIG_DBAU1550
wdenk9b7f3842003-10-09 20:09:04 +0000184/*---ATA PCMCIA ------------------------------------*/
185#define CFG_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
186#define CFG_PCMCIA_MEM_ADDR 0x20000000
187#define CONFIG_PCMCIA_SLOT_A
188
189#define CONFIG_ATAPI 1
190#define CONFIG_MAC_PARTITION 1
191
192/* We run CF in "true ide" mode or a harddrive via pcmcia */
193#define CONFIG_IDE_PCMCIA 1
194
195/* We only support one slot for now */
196#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
197#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
198
199#undef CONFIG_IDE_LED /* LED for ide not supported */
200#undef CONFIG_IDE_RESET /* reset for ide not supported */
201
202#define CFG_ATA_IDE0_OFFSET 0x0000
203
204#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
205
wdenk1ebf41e2004-01-02 14:00:00 +0000206/* Offset for data I/O */
wdenk9b7f3842003-10-09 20:09:04 +0000207#define CFG_ATA_DATA_OFFSET 8
208
209/* Offset for normal register accesses */
210#define CFG_ATA_REG_OFFSET 0
211
212/* Offset for alternate registers */
213#define CFG_ATA_ALT_OFFSET 0x0100
wdenk96c7a8c2005-01-09 22:28:56 +0000214#endif /* CONFIG_DBAU1550 */
wdenk9b7f3842003-10-09 20:09:04 +0000215
216/*-----------------------------------------------------------------------
217 * Cache Configuration
218 */
219#define CFG_DCACHE_SIZE 16384
220#define CFG_ICACHE_SIZE 16384
221#define CFG_CACHELINE_SIZE 32
222
wdenk9b7f3842003-10-09 20:09:04 +0000223#endif /* __CONFIG_H */