blob: 7a4e0972fb76f4d56de28247b6f6eee547465af5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Tom Warren41b68382011-01-27 10:58:05 +00002/*
Tom Warrenab0cc6b2015-03-04 16:36:00 -07003 * (C) Copyright 2010-2015
Tom Warren41b68382011-01-27 10:58:05 +00004 * NVIDIA Corporation <www.nvidia.com>
Tom Warren41b68382011-01-27 10:58:05 +00005 */
6
Tom Warrenab371962012-09-19 15:50:56 -07007#ifndef _TEGRA_H_
8#define _TEGRA_H_
Tom Warren41b68382011-01-27 10:58:05 +00009
Tom Warren112a1882011-04-14 12:18:06 +000010#define NV_PA_ARM_PERIPHBASE 0x50040000
11#define NV_PA_PG_UP_BASE 0x60000000
Tom Warren41b68382011-01-27 10:58:05 +000012#define NV_PA_TMRUS_BASE 0x60005010
13#define NV_PA_CLK_RST_BASE 0x60006000
Tom Warren112a1882011-04-14 12:18:06 +000014#define NV_PA_FLOW_BASE 0x60007000
Tom Warren80205862011-04-14 12:09:40 +000015#define NV_PA_GPIO_BASE 0x6000D000
Tom Warren112a1882011-04-14 12:18:06 +000016#define NV_PA_EVP_BASE 0x6000F000
Tom Warren41b68382011-01-27 10:58:05 +000017#define NV_PA_APB_MISC_BASE 0x70000000
Tom Warren22562a42012-09-04 17:00:24 -070018#define NV_PA_APB_MISC_GP_BASE (NV_PA_APB_MISC_BASE + 0x0800)
Tom Warren41b68382011-01-27 10:58:05 +000019#define NV_PA_APB_UARTA_BASE (NV_PA_APB_MISC_BASE + 0x6000)
20#define NV_PA_APB_UARTB_BASE (NV_PA_APB_MISC_BASE + 0x6040)
21#define NV_PA_APB_UARTC_BASE (NV_PA_APB_MISC_BASE + 0x6200)
22#define NV_PA_APB_UARTD_BASE (NV_PA_APB_MISC_BASE + 0x6300)
23#define NV_PA_APB_UARTE_BASE (NV_PA_APB_MISC_BASE + 0x6400)
Tom Warren22562a42012-09-04 17:00:24 -070024#define NV_PA_NAND_BASE (NV_PA_APB_MISC_BASE + 0x8000)
25#define NV_PA_SPI_BASE (NV_PA_APB_MISC_BASE + 0xC380)
Allen Martin463afbc2013-01-29 13:51:27 +000026#define NV_PA_SLINK1_BASE (NV_PA_APB_MISC_BASE + 0xD400)
27#define NV_PA_SLINK2_BASE (NV_PA_APB_MISC_BASE + 0xD600)
28#define NV_PA_SLINK3_BASE (NV_PA_APB_MISC_BASE + 0xD800)
29#define NV_PA_SLINK4_BASE (NV_PA_APB_MISC_BASE + 0xDA00)
30#define NV_PA_SLINK5_BASE (NV_PA_APB_MISC_BASE + 0xDC00)
31#define NV_PA_SLINK6_BASE (NV_PA_APB_MISC_BASE + 0xDE00)
Tom Warrenab371962012-09-19 15:50:56 -070032#define TEGRA_DVC_BASE (NV_PA_APB_MISC_BASE + 0xD000)
Thierry Redingce7eb162019-04-15 11:32:25 +020033#if defined(CONFIG_TEGRA20) || defined(CONFIG_TEGRA30) || \
34 defined(CONFIG_TEGRA114) || defined(CONFIG_TEGRA124) || \
35 defined(CONFIG_TEGRA132) || defined(CONFIG_TEGRA210)
Tom Warren22562a42012-09-04 17:00:24 -070036#define NV_PA_PMC_BASE (NV_PA_APB_MISC_BASE + 0xE400)
Thierry Redingce7eb162019-04-15 11:32:25 +020037#else
38#define NV_PA_PMC_BASE 0xc360000
39#endif
Tom Warrenab371962012-09-19 15:50:56 -070040#define NV_PA_EMC_BASE (NV_PA_APB_MISC_BASE + 0xF400)
Tom Warren22562a42012-09-04 17:00:24 -070041#define NV_PA_FUSE_BASE (NV_PA_APB_MISC_BASE + 0xF800)
Stephen Warrendc4327c2014-02-03 14:03:26 -070042#if defined(CONFIG_TEGRA20) || defined(CONFIG_TEGRA30) || \
43 defined(CONFIG_TEGRA114)
Tom Warren112a1882011-04-14 12:18:06 +000044#define NV_PA_CSITE_BASE 0x70040000
Stephen Warrendc4327c2014-02-03 14:03:26 -070045#else
46#define NV_PA_CSITE_BASE 0x70800000
47#endif
Jim Lin5a057e32012-06-24 20:40:57 +000048#define TEGRA_USB_ADDR_MASK 0xFFFFC000
Tom Warren41b68382011-01-27 10:58:05 +000049
Tom Warren22562a42012-09-04 17:00:24 -070050#define NV_PA_SDRC_CS0 NV_PA_SDRAM_BASE
Tom Warren41b68382011-01-27 10:58:05 +000051#define LOW_LEVEL_SRAM_STACK 0x4000FFFC
Tom Warren112a1882011-04-14 12:18:06 +000052#define EARLY_AVP_STACK (NV_PA_SDRAM_BASE + 0x20000)
53#define EARLY_CPU_STACK (EARLY_AVP_STACK - 4096)
54#define PG_UP_TAG_AVP 0xAAAAAAAA
Tom Warren41b68382011-01-27 10:58:05 +000055
56#ifndef __ASSEMBLY__
57struct timerus {
58 unsigned int cntr_1us;
59};
Simon Glass1fed82a2012-04-02 13:18:50 +000060
61/* Address at which WB code runs, it must not overlap Bootrom's IRAM usage */
Tom Warrenab371962012-09-19 15:50:56 -070062#define NV_WB_RUN_ADDRESS 0x40020000
Simon Glass1fed82a2012-04-02 13:18:50 +000063
Marcel Ziswilera753ae22015-08-06 00:46:59 +020064#define NVBOOTTYPE_RECOVERY 2 /* BR entered RCM */
65#define NVBOOTINFOTABLE_BOOTTYPE 0xC /* Boot type in BIT in IRAM */
Tom Warren7ee52b02012-05-30 14:06:09 -070066#define NVBOOTINFOTABLE_BCTSIZE 0x38 /* BCT size in BIT in IRAM */
67#define NVBOOTINFOTABLE_BCTPTR 0x3C /* BCT pointer in BIT in IRAM */
Tom Warren7ee52b02012-05-30 14:06:09 -070068
Simon Glass1fed82a2012-04-02 13:18:50 +000069/* These are the available SKUs (product types) for Tegra */
70enum {
Stephen Warrena8512db2013-05-17 14:10:15 +000071 SKU_ID_T20_7 = 0x7,
Simon Glass1fed82a2012-04-02 13:18:50 +000072 SKU_ID_T20 = 0x8,
73 SKU_ID_T25SE = 0x14,
74 SKU_ID_AP25 = 0x17,
75 SKU_ID_T25 = 0x18,
76 SKU_ID_AP25E = 0x1b,
77 SKU_ID_T25E = 0x1c,
Stephen Warrend9cd5022013-03-27 09:37:02 +000078 SKU_ID_T33 = 0x80,
Tom Warren13ac5442012-12-11 13:34:12 +000079 SKU_ID_T30 = 0x81, /* Cardhu value */
Alban Bedelc5fb3082013-11-13 17:27:18 +010080 SKU_ID_TM30MQS_P_A3 = 0xb1,
Tom Warrenc47e7172013-01-28 13:32:07 +000081 SKU_ID_T114_ENG = 0x00, /* Dalmore value, unfused */
Stephen Warrenb08795a2013-05-17 14:10:14 +000082 SKU_ID_T114_1 = 0x01,
Tom Warrenb7ea6d12014-01-24 12:46:13 -070083 SKU_ID_T124_ENG = 0x00, /* Venice2 value, unfused */
Tom Warrenab0cc6b2015-03-04 16:36:00 -070084 SKU_ID_T210_ENG = 0x00, /* unfused value TBD */
Simon Glass1fed82a2012-04-02 13:18:50 +000085};
86
Tom Warren13ac5442012-12-11 13:34:12 +000087/*
88 * These are used to distinguish SOC types for setting up clocks. Mostly
89 * we can tell the clocking required by looking at the SOC sku_id, but
90 * for T30 it is a user option as to whether to run PLLP in fast or slow
91 * mode, so we have two options there.
92 */
Simon Glass1fed82a2012-04-02 13:18:50 +000093enum {
94 TEGRA_SOC_T20,
95 TEGRA_SOC_T25,
Tom Warren13ac5442012-12-11 13:34:12 +000096 TEGRA_SOC_T30,
Tom Warrenc47e7172013-01-28 13:32:07 +000097 TEGRA_SOC_T114,
Tom Warrenb7ea6d12014-01-24 12:46:13 -070098 TEGRA_SOC_T124,
Tom Warrenab0cc6b2015-03-04 16:36:00 -070099 TEGRA_SOC_T210,
Simon Glass1fed82a2012-04-02 13:18:50 +0000100
Tom Warren13ac5442012-12-11 13:34:12 +0000101 TEGRA_SOC_CNT,
Simon Glass1fed82a2012-04-02 13:18:50 +0000102 TEGRA_SOC_UNKNOWN = -1,
103};
104
Simon Glass0662cf22017-07-25 08:29:58 -0600105/* Tegra system controller (SYSCON) devices */
106enum {
107 TEGRA_SYSCON_PMC,
108};
109
Tom Warren41b68382011-01-27 10:58:05 +0000110#else /* __ASSEMBLY__ */
Tom Warren22562a42012-09-04 17:00:24 -0700111#define PRM_RSTCTRL NV_PA_PMC_BASE
Tom Warren41b68382011-01-27 10:58:05 +0000112#endif
113
Tom Warrenab371962012-09-19 15:50:56 -0700114#endif /* TEGRA_H */