Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 2 | /* |
Tom Warren | ab0cc6b | 2015-03-04 16:36:00 -0700 | [diff] [blame] | 3 | * (C) Copyright 2010-2015 |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 4 | * NVIDIA Corporation <www.nvidia.com> |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 7 | #ifndef _TEGRA_H_ |
| 8 | #define _TEGRA_H_ |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 9 | |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 10 | #define NV_PA_ARM_PERIPHBASE 0x50040000 |
| 11 | #define NV_PA_PG_UP_BASE 0x60000000 |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 12 | #define NV_PA_TMRUS_BASE 0x60005010 |
| 13 | #define NV_PA_CLK_RST_BASE 0x60006000 |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 14 | #define NV_PA_FLOW_BASE 0x60007000 |
Tom Warren | 8020586 | 2011-04-14 12:09:40 +0000 | [diff] [blame] | 15 | #define NV_PA_GPIO_BASE 0x6000D000 |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 16 | #define NV_PA_EVP_BASE 0x6000F000 |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 17 | #define NV_PA_APB_MISC_BASE 0x70000000 |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 18 | #define NV_PA_APB_MISC_GP_BASE (NV_PA_APB_MISC_BASE + 0x0800) |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 19 | #define NV_PA_APB_UARTA_BASE (NV_PA_APB_MISC_BASE + 0x6000) |
| 20 | #define NV_PA_APB_UARTB_BASE (NV_PA_APB_MISC_BASE + 0x6040) |
| 21 | #define NV_PA_APB_UARTC_BASE (NV_PA_APB_MISC_BASE + 0x6200) |
| 22 | #define NV_PA_APB_UARTD_BASE (NV_PA_APB_MISC_BASE + 0x6300) |
| 23 | #define NV_PA_APB_UARTE_BASE (NV_PA_APB_MISC_BASE + 0x6400) |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 24 | #define NV_PA_NAND_BASE (NV_PA_APB_MISC_BASE + 0x8000) |
| 25 | #define NV_PA_SPI_BASE (NV_PA_APB_MISC_BASE + 0xC380) |
Allen Martin | 463afbc | 2013-01-29 13:51:27 +0000 | [diff] [blame] | 26 | #define NV_PA_SLINK1_BASE (NV_PA_APB_MISC_BASE + 0xD400) |
| 27 | #define NV_PA_SLINK2_BASE (NV_PA_APB_MISC_BASE + 0xD600) |
| 28 | #define NV_PA_SLINK3_BASE (NV_PA_APB_MISC_BASE + 0xD800) |
| 29 | #define NV_PA_SLINK4_BASE (NV_PA_APB_MISC_BASE + 0xDA00) |
| 30 | #define NV_PA_SLINK5_BASE (NV_PA_APB_MISC_BASE + 0xDC00) |
| 31 | #define NV_PA_SLINK6_BASE (NV_PA_APB_MISC_BASE + 0xDE00) |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 32 | #define TEGRA_DVC_BASE (NV_PA_APB_MISC_BASE + 0xD000) |
Thierry Reding | ce7eb16 | 2019-04-15 11:32:25 +0200 | [diff] [blame] | 33 | #if defined(CONFIG_TEGRA20) || defined(CONFIG_TEGRA30) || \ |
| 34 | defined(CONFIG_TEGRA114) || defined(CONFIG_TEGRA124) || \ |
| 35 | defined(CONFIG_TEGRA132) || defined(CONFIG_TEGRA210) |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 36 | #define NV_PA_PMC_BASE (NV_PA_APB_MISC_BASE + 0xE400) |
Thierry Reding | ce7eb16 | 2019-04-15 11:32:25 +0200 | [diff] [blame] | 37 | #else |
| 38 | #define NV_PA_PMC_BASE 0xc360000 |
| 39 | #endif |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 40 | #define NV_PA_EMC_BASE (NV_PA_APB_MISC_BASE + 0xF400) |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 41 | #define NV_PA_FUSE_BASE (NV_PA_APB_MISC_BASE + 0xF800) |
Stephen Warren | dc4327c | 2014-02-03 14:03:26 -0700 | [diff] [blame] | 42 | #if defined(CONFIG_TEGRA20) || defined(CONFIG_TEGRA30) || \ |
| 43 | defined(CONFIG_TEGRA114) |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 44 | #define NV_PA_CSITE_BASE 0x70040000 |
Stephen Warren | dc4327c | 2014-02-03 14:03:26 -0700 | [diff] [blame] | 45 | #else |
| 46 | #define NV_PA_CSITE_BASE 0x70800000 |
| 47 | #endif |
Jim Lin | 5a057e3 | 2012-06-24 20:40:57 +0000 | [diff] [blame] | 48 | #define TEGRA_USB_ADDR_MASK 0xFFFFC000 |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 49 | |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 50 | #define NV_PA_SDRC_CS0 NV_PA_SDRAM_BASE |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 51 | #define LOW_LEVEL_SRAM_STACK 0x4000FFFC |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 52 | #define EARLY_AVP_STACK (NV_PA_SDRAM_BASE + 0x20000) |
| 53 | #define EARLY_CPU_STACK (EARLY_AVP_STACK - 4096) |
| 54 | #define PG_UP_TAG_AVP 0xAAAAAAAA |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 55 | |
| 56 | #ifndef __ASSEMBLY__ |
| 57 | struct timerus { |
| 58 | unsigned int cntr_1us; |
| 59 | }; |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 60 | |
| 61 | /* Address at which WB code runs, it must not overlap Bootrom's IRAM usage */ |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 62 | #define NV_WB_RUN_ADDRESS 0x40020000 |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 63 | |
Marcel Ziswiler | a753ae2 | 2015-08-06 00:46:59 +0200 | [diff] [blame] | 64 | #define NVBOOTTYPE_RECOVERY 2 /* BR entered RCM */ |
| 65 | #define NVBOOTINFOTABLE_BOOTTYPE 0xC /* Boot type in BIT in IRAM */ |
Tom Warren | 7ee52b0 | 2012-05-30 14:06:09 -0700 | [diff] [blame] | 66 | #define NVBOOTINFOTABLE_BCTSIZE 0x38 /* BCT size in BIT in IRAM */ |
| 67 | #define NVBOOTINFOTABLE_BCTPTR 0x3C /* BCT pointer in BIT in IRAM */ |
Tom Warren | 7ee52b0 | 2012-05-30 14:06:09 -0700 | [diff] [blame] | 68 | |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 69 | /* These are the available SKUs (product types) for Tegra */ |
| 70 | enum { |
Stephen Warren | a8512db | 2013-05-17 14:10:15 +0000 | [diff] [blame] | 71 | SKU_ID_T20_7 = 0x7, |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 72 | SKU_ID_T20 = 0x8, |
| 73 | SKU_ID_T25SE = 0x14, |
| 74 | SKU_ID_AP25 = 0x17, |
| 75 | SKU_ID_T25 = 0x18, |
| 76 | SKU_ID_AP25E = 0x1b, |
| 77 | SKU_ID_T25E = 0x1c, |
Stephen Warren | d9cd502 | 2013-03-27 09:37:02 +0000 | [diff] [blame] | 78 | SKU_ID_T33 = 0x80, |
Tom Warren | 13ac544 | 2012-12-11 13:34:12 +0000 | [diff] [blame] | 79 | SKU_ID_T30 = 0x81, /* Cardhu value */ |
Alban Bedel | c5fb308 | 2013-11-13 17:27:18 +0100 | [diff] [blame] | 80 | SKU_ID_TM30MQS_P_A3 = 0xb1, |
Tom Warren | c47e717 | 2013-01-28 13:32:07 +0000 | [diff] [blame] | 81 | SKU_ID_T114_ENG = 0x00, /* Dalmore value, unfused */ |
Stephen Warren | b08795a | 2013-05-17 14:10:14 +0000 | [diff] [blame] | 82 | SKU_ID_T114_1 = 0x01, |
Tom Warren | b7ea6d1 | 2014-01-24 12:46:13 -0700 | [diff] [blame] | 83 | SKU_ID_T124_ENG = 0x00, /* Venice2 value, unfused */ |
Tom Warren | ab0cc6b | 2015-03-04 16:36:00 -0700 | [diff] [blame] | 84 | SKU_ID_T210_ENG = 0x00, /* unfused value TBD */ |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 85 | }; |
| 86 | |
Tom Warren | 13ac544 | 2012-12-11 13:34:12 +0000 | [diff] [blame] | 87 | /* |
| 88 | * These are used to distinguish SOC types for setting up clocks. Mostly |
| 89 | * we can tell the clocking required by looking at the SOC sku_id, but |
| 90 | * for T30 it is a user option as to whether to run PLLP in fast or slow |
| 91 | * mode, so we have two options there. |
| 92 | */ |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 93 | enum { |
| 94 | TEGRA_SOC_T20, |
| 95 | TEGRA_SOC_T25, |
Tom Warren | 13ac544 | 2012-12-11 13:34:12 +0000 | [diff] [blame] | 96 | TEGRA_SOC_T30, |
Tom Warren | c47e717 | 2013-01-28 13:32:07 +0000 | [diff] [blame] | 97 | TEGRA_SOC_T114, |
Tom Warren | b7ea6d1 | 2014-01-24 12:46:13 -0700 | [diff] [blame] | 98 | TEGRA_SOC_T124, |
Tom Warren | ab0cc6b | 2015-03-04 16:36:00 -0700 | [diff] [blame] | 99 | TEGRA_SOC_T210, |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 100 | |
Tom Warren | 13ac544 | 2012-12-11 13:34:12 +0000 | [diff] [blame] | 101 | TEGRA_SOC_CNT, |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 102 | TEGRA_SOC_UNKNOWN = -1, |
| 103 | }; |
| 104 | |
Simon Glass | 0662cf2 | 2017-07-25 08:29:58 -0600 | [diff] [blame] | 105 | /* Tegra system controller (SYSCON) devices */ |
| 106 | enum { |
| 107 | TEGRA_SYSCON_PMC, |
| 108 | }; |
| 109 | |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 110 | #else /* __ASSEMBLY__ */ |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 111 | #define PRM_RSTCTRL NV_PA_PMC_BASE |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 112 | #endif |
| 113 | |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 114 | #endif /* TEGRA_H */ |