Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010,2011 |
| 3 | * NVIDIA Corporation <www.nvidia.com> |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 24 | #ifndef _TEGRA_H_ |
| 25 | #define _TEGRA_H_ |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 26 | |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 27 | #define NV_PA_ARM_PERIPHBASE 0x50040000 |
| 28 | #define NV_PA_PG_UP_BASE 0x60000000 |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 29 | #define NV_PA_TMRUS_BASE 0x60005010 |
| 30 | #define NV_PA_CLK_RST_BASE 0x60006000 |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 31 | #define NV_PA_FLOW_BASE 0x60007000 |
Tom Warren | 8020586 | 2011-04-14 12:09:40 +0000 | [diff] [blame] | 32 | #define NV_PA_GPIO_BASE 0x6000D000 |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 33 | #define NV_PA_EVP_BASE 0x6000F000 |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 34 | #define NV_PA_APB_MISC_BASE 0x70000000 |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 35 | #define NV_PA_APB_MISC_GP_BASE (NV_PA_APB_MISC_BASE + 0x0800) |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 36 | #define NV_PA_APB_UARTA_BASE (NV_PA_APB_MISC_BASE + 0x6000) |
| 37 | #define NV_PA_APB_UARTB_BASE (NV_PA_APB_MISC_BASE + 0x6040) |
| 38 | #define NV_PA_APB_UARTC_BASE (NV_PA_APB_MISC_BASE + 0x6200) |
| 39 | #define NV_PA_APB_UARTD_BASE (NV_PA_APB_MISC_BASE + 0x6300) |
| 40 | #define NV_PA_APB_UARTE_BASE (NV_PA_APB_MISC_BASE + 0x6400) |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 41 | #define NV_PA_NAND_BASE (NV_PA_APB_MISC_BASE + 0x8000) |
| 42 | #define NV_PA_SPI_BASE (NV_PA_APB_MISC_BASE + 0xC380) |
Allen Martin | 463afbc | 2013-01-29 13:51:27 +0000 | [diff] [blame^] | 43 | #define NV_PA_SLINK1_BASE (NV_PA_APB_MISC_BASE + 0xD400) |
| 44 | #define NV_PA_SLINK2_BASE (NV_PA_APB_MISC_BASE + 0xD600) |
| 45 | #define NV_PA_SLINK3_BASE (NV_PA_APB_MISC_BASE + 0xD800) |
| 46 | #define NV_PA_SLINK4_BASE (NV_PA_APB_MISC_BASE + 0xDA00) |
| 47 | #define NV_PA_SLINK5_BASE (NV_PA_APB_MISC_BASE + 0xDC00) |
| 48 | #define NV_PA_SLINK6_BASE (NV_PA_APB_MISC_BASE + 0xDE00) |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 49 | #define TEGRA_DVC_BASE (NV_PA_APB_MISC_BASE + 0xD000) |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 50 | #define NV_PA_PMC_BASE (NV_PA_APB_MISC_BASE + 0xE400) |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 51 | #define NV_PA_EMC_BASE (NV_PA_APB_MISC_BASE + 0xF400) |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 52 | #define NV_PA_FUSE_BASE (NV_PA_APB_MISC_BASE + 0xF800) |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 53 | #define NV_PA_CSITE_BASE 0x70040000 |
Jim Lin | 5a057e3 | 2012-06-24 20:40:57 +0000 | [diff] [blame] | 54 | #define TEGRA_USB_ADDR_MASK 0xFFFFC000 |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 55 | |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 56 | #define NV_PA_SDRC_CS0 NV_PA_SDRAM_BASE |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 57 | #define LOW_LEVEL_SRAM_STACK 0x4000FFFC |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 58 | #define EARLY_AVP_STACK (NV_PA_SDRAM_BASE + 0x20000) |
| 59 | #define EARLY_CPU_STACK (EARLY_AVP_STACK - 4096) |
| 60 | #define PG_UP_TAG_AVP 0xAAAAAAAA |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 61 | |
| 62 | #ifndef __ASSEMBLY__ |
| 63 | struct timerus { |
| 64 | unsigned int cntr_1us; |
| 65 | }; |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 66 | |
| 67 | /* Address at which WB code runs, it must not overlap Bootrom's IRAM usage */ |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 68 | #define NV_WB_RUN_ADDRESS 0x40020000 |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 69 | |
Tom Warren | 7ee52b0 | 2012-05-30 14:06:09 -0700 | [diff] [blame] | 70 | #define NVBOOTINFOTABLE_BCTSIZE 0x38 /* BCT size in BIT in IRAM */ |
| 71 | #define NVBOOTINFOTABLE_BCTPTR 0x3C /* BCT pointer in BIT in IRAM */ |
Tom Warren | 7ee52b0 | 2012-05-30 14:06:09 -0700 | [diff] [blame] | 72 | |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 73 | /* These are the available SKUs (product types) for Tegra */ |
| 74 | enum { |
| 75 | SKU_ID_T20 = 0x8, |
| 76 | SKU_ID_T25SE = 0x14, |
| 77 | SKU_ID_AP25 = 0x17, |
| 78 | SKU_ID_T25 = 0x18, |
| 79 | SKU_ID_AP25E = 0x1b, |
| 80 | SKU_ID_T25E = 0x1c, |
Tom Warren | 13ac544 | 2012-12-11 13:34:12 +0000 | [diff] [blame] | 81 | SKU_ID_T30 = 0x81, /* Cardhu value */ |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 82 | }; |
| 83 | |
Tom Warren | 13ac544 | 2012-12-11 13:34:12 +0000 | [diff] [blame] | 84 | /* |
| 85 | * These are used to distinguish SOC types for setting up clocks. Mostly |
| 86 | * we can tell the clocking required by looking at the SOC sku_id, but |
| 87 | * for T30 it is a user option as to whether to run PLLP in fast or slow |
| 88 | * mode, so we have two options there. |
| 89 | */ |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 90 | enum { |
| 91 | TEGRA_SOC_T20, |
| 92 | TEGRA_SOC_T25, |
Tom Warren | 13ac544 | 2012-12-11 13:34:12 +0000 | [diff] [blame] | 93 | TEGRA_SOC_T30, |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 94 | |
Tom Warren | 13ac544 | 2012-12-11 13:34:12 +0000 | [diff] [blame] | 95 | TEGRA_SOC_CNT, |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 96 | TEGRA_SOC_UNKNOWN = -1, |
| 97 | }; |
| 98 | |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 99 | #else /* __ASSEMBLY__ */ |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 100 | #define PRM_RSTCTRL NV_PA_PMC_BASE |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 101 | #endif |
| 102 | |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 103 | #endif /* TEGRA_H */ |