blob: 2e2d565ba4328f72afed9048194c199f48075c9b [file] [log] [blame]
Ruchika Gupta8ca8d822010-12-15 17:02:08 +00001/*
2 * Copyright 2010-2011 Freescale Semiconductor, Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Ruchika Gupta8ca8d822010-12-15 17:02:08 +00005 */
6
7#ifndef __FSL_SECURE_BOOT_H
8#define __FSL_SECURE_BOOT_H
gaurav rana8b5ea652015-02-27 09:46:17 +05309#include <asm/config_mpc85xx.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +000010
Po Liud1030092013-08-21 14:20:21 +080011#ifdef CONFIG_SECURE_BOOT
Aneesh Bansal43104702016-01-22 16:37:24 +053012
13#ifndef CONFIG_FIT_SIGNATURE
14#define CONFIG_CHAIN_OF_TRUST
gaurav rana8b5ea652015-02-27 09:46:17 +053015#endif
16
Ruchika Gupta8ca8d822010-12-15 17:02:08 +000017#if defined(CONFIG_FSL_CORENET)
18#define CONFIG_SYS_PBI_FLASH_BASE 0xc0000000
Aneesh Bansalbf955b22014-03-12 00:07:27 +053019#elif defined(CONFIG_BSC9132QDS)
20#define CONFIG_SYS_PBI_FLASH_BASE 0xc8000000
Aneesh Bansal11421b42014-12-12 15:35:04 +053021#elif defined(CONFIG_C29XPCIE)
22#define CONFIG_SYS_PBI_FLASH_BASE 0xcc000000
Ruchika Gupta8ca8d822010-12-15 17:02:08 +000023#else
24#define CONFIG_SYS_PBI_FLASH_BASE 0xce000000
25#endif
26#define CONFIG_SYS_PBI_FLASH_WINDOW 0xcff80000
27
Aneesh Bansalc25baec2014-03-18 23:40:59 +053028#if defined(CONFIG_B4860QDS) || \
29 defined(CONFIG_T4240QDS) || \
Aneesh Bansala02a44b2014-03-18 23:41:14 +053030 defined(CONFIG_T2080QDS) || \
Aneesh Bansalb6425492014-04-22 15:17:06 +053031 defined(CONFIG_T2080RDB) || \
Aneesh Bansala02a44b2014-03-18 23:41:14 +053032 defined(CONFIG_T1040QDS) || \
gaurav ranaabfd4482015-03-26 15:52:47 +053033 defined(CONFIG_T104xD4QDS) || \
Shengzhou Liue6fb7702014-11-24 17:11:54 +080034 defined(CONFIG_T104xRDB) || \
gaurav ranaabfd4482015-03-26 15:52:47 +053035 defined(CONFIG_T104xD4RDB) || \
Shengzhou Liue6fb7702014-11-24 17:11:54 +080036 defined(CONFIG_PPC_T1023) || \
37 defined(CONFIG_PPC_T1024)
Sumit Gargafaca2a2016-07-14 12:27:52 -040038#ifndef CONFIG_SYS_RAMBOOT
Aneesh Bansal8bcbc272014-03-18 23:40:26 +053039#define CONFIG_SYS_CPC_REINIT_F
Sumit Gargafaca2a2016-07-14 12:27:52 -040040#endif
gaurav rana8b5ea652015-02-27 09:46:17 +053041#define CONFIG_KEY_REVOCATION
Aneesh Bansal8bcbc272014-03-18 23:40:26 +053042#undef CONFIG_SYS_INIT_L3_ADDR
43#define CONFIG_SYS_INIT_L3_ADDR 0xbff00000
44#endif
45
Aneesh Bansale0f50152015-06-16 10:36:00 +053046#if defined(CONFIG_RAMBOOT_PBL)
47#undef CONFIG_SYS_INIT_L3_ADDR
Sumit Gargafaca2a2016-07-14 12:27:52 -040048#ifdef CONFIG_SYS_INIT_L3_VADDR
49#define CONFIG_SYS_INIT_L3_ADDR \
50 (CONFIG_SYS_INIT_L3_VADDR & ~0xFFF00000) | \
51 0xbff00000
52#else
53#define CONFIG_SYS_INIT_L3_ADDR 0xbff00000
54#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053055#endif
56
gaurav rana8b5ea652015-02-27 09:46:17 +053057#if defined(CONFIG_C29XPCIE)
58#define CONFIG_KEY_REVOCATION
59#endif
60
61#if defined(CONFIG_PPC_P3041) || \
62 defined(CONFIG_PPC_P4080) || \
63 defined(CONFIG_PPC_P5020) || \
64 defined(CONFIG_PPC_P5040) || \
65 defined(CONFIG_PPC_P2041)
66 #define CONFIG_FSL_TRUST_ARCH_v1
67#endif
68
Aneesh Bansald31bb3e2015-07-31 14:10:03 +053069#if defined(CONFIG_FSL_CORENET) && !defined(CONFIG_SYS_RAMBOOT)
gaurav rana8b5ea652015-02-27 09:46:17 +053070/* The key used for verification of next level images
71 * is picked up from an Extension Table which has
72 * been verified by the ISBC (Internal Secure boot Code)
Aneesh Bansald31bb3e2015-07-31 14:10:03 +053073 * in boot ROM of the SoC.
74 * The feature is only applicable in case of NOR boot and is
75 * not applicable in case of RAMBOOT (NAND, SD, SPI).
gaurav rana8b5ea652015-02-27 09:46:17 +053076 */
77#define CONFIG_FSL_ISBC_KEY_EXT
78#endif
Aneesh Bansal43104702016-01-22 16:37:24 +053079#endif /* #ifdef CONFIG_SECURE_BOOT */
gaurav rana8b5ea652015-02-27 09:46:17 +053080
Aneesh Bansal43104702016-01-22 16:37:24 +053081#ifdef CONFIG_CHAIN_OF_TRUST
82
Sumit Gargf6d96cb2016-07-14 12:27:51 -040083#ifdef CONFIG_SPL_BUILD
84#define CONFIG_SPL_DM 1
85#define CONFIG_SPL_CRYPTO_SUPPORT
86#define CONFIG_SPL_HASH_SUPPORT
87#define CONFIG_SPL_RSA
88#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
89/*
90 * PPAACT and SPAACT table for PAMU must be placed on DDR after DDR init
91 * due to space crunch on CPC and thus malloc will not work.
92 */
93#define CONFIG_SPL_PPAACT_ADDR 0x2e000000
94#define CONFIG_SPL_SPAACT_ADDR 0x2f000000
95#define CONFIG_SPL_JR0_LIODN_S 454
96#define CONFIG_SPL_JR0_LIODN_NS 458
97/*
98 * Define the key hash for U-Boot here if public/private key pair used to
99 * sign U-boot are different from the SRK hash put in the fuse
100 * Example of defining KEY_HASH is
101 * #define CONFIG_SPL_UBOOT_KEY_HASH \
102 * "41066b564c6ffcef40ccbc1e0a5d0d519604000c785d97bbefd25e4d288d1c8b"
103 * else leave it defined as NULL
104 */
105
106#define CONFIG_SPL_UBOOT_KEY_HASH NULL
107#endif /* ifdef CONFIG_SPL_BUILD */
108
Aneesh Bansal43104702016-01-22 16:37:24 +0530109#define CONFIG_CMD_ESBC_VALIDATE
110#define CONFIG_CMD_BLOB
111#define CONFIG_FSL_SEC_MON
112#define CONFIG_SHA_PROG_HW_ACCEL
Aneesh Bansal43104702016-01-22 16:37:24 +0530113#define CONFIG_RSA_FREESCALE_EXP
114
Aneesh Bansal43104702016-01-22 16:37:24 +0530115#ifndef CONFIG_FSL_CAAM
116#define CONFIG_FSL_CAAM
117#endif
118
Sumit Gargf6d96cb2016-07-14 12:27:51 -0400119#ifndef CONFIG_SPL_BUILD
120/*
121 * fsl_setenv_chain_of_trust() must be called from
Aneesh Bansalc6249092016-01-22 16:37:27 +0530122 * board_late_init()
123 */
124#ifndef CONFIG_BOARD_LATE_INIT
125#define CONFIG_BOARD_LATE_INIT
126#endif
127
Aneesh Bansalb69061d2015-06-16 10:36:43 +0530128/* If Boot Script is not on NOR and is required to be copied on RAM */
129#ifdef CONFIG_BOOTSCRIPT_COPY_RAM
130#define CONFIG_BS_HDR_ADDR_RAM 0x00010000
131#define CONFIG_BS_HDR_ADDR_FLASH 0x00800000
132#define CONFIG_BS_HDR_SIZE 0x00002000
133#define CONFIG_BS_ADDR_RAM 0x00012000
134#define CONFIG_BS_ADDR_FLASH 0x00802000
135#define CONFIG_BS_SIZE 0x00001000
136
137#define CONFIG_BOOTSCRIPT_HDR_ADDR CONFIG_BS_HDR_ADDR_RAM
138#else
139
gaurav ranaf79323c2015-03-10 14:08:50 +0530140/* The bootscript header address is different for B4860 because the NOR
141 * mapping is different on B4 due to reduced NOR size.
142 */
143#if defined(CONFIG_B4860QDS)
144#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xecc00000
145#elif defined(CONFIG_FSL_CORENET)
146#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xe8e00000
147#elif defined(CONFIG_BSC9132QDS)
148#define CONFIG_BOOTSCRIPT_HDR_ADDR 0x88020000
149#elif defined(CONFIG_C29XPCIE)
150#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xec020000
151#else
152#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xee020000
153#endif
154
Aneesh Bansal43104702016-01-22 16:37:24 +0530155#endif /* #ifdef CONFIG_BOOTSCRIPT_COPY_RAM */
gaurav ranaf79323c2015-03-10 14:08:50 +0530156
Aneesh Bansal43104702016-01-22 16:37:24 +0530157#include <config_fsl_chain_trust.h>
Sumit Gargf6d96cb2016-07-14 12:27:51 -0400158#endif /* #ifndef CONFIG_SPL_BUILD */
Aneesh Bansal43104702016-01-22 16:37:24 +0530159#endif /* #ifdef CONFIG_CHAIN_OF_TRUST */
Po Liud1030092013-08-21 14:20:21 +0800160#endif